## 8855 **DUAL 4-INPUT DRIVER** The 8855 is a Dual 4-Input Driver designed specifically for use in applications requiring high fan-out to either AC or DC loads. This device implements the NAND function for positive logic (highest voltage level = "1") and the NOR function for negative logic (lowest voltage level = "1"). An active output structure provides high AC noise immunity due to its low output impedance in both the "1" and "0" output states. This output configuration is particularly suited for driving high capacitive loads such as those encountered in high fan-out situations and line driving applications. Output short circuit protection is provided by a current limiting resistor. Section 4 of this handbook provides usage rules and applications information for this element. ## BASIC CIRCUIT SCHEMATIC ## ELECTRICAL CHARACTERISTICS (NOTES: 1, 2, 3, 4, 5, 6, 13) | ACCEPTANCE | CHARACTERISTIC | LIMITS | | | | TEST CONDITIONS | | | | | | | |----------------------|--------------------------------------|----------------------|------|----------------------|----------------|--------------------------|-----------------------|-------------------------|-------------------------|-------------------------|----------------------------|-------------| | TEST<br>SUB-GROUP | | MIN. | TYP. | MAX. | UNITS | TEMP.<br>S8855 | TEMP.<br>N8855 | vec | DRIVEN<br>INPUT | OTHER<br>INPUTS | OUTPUTS | NOTES | | A-5<br>A-3<br>A-4 | "1" OUTPUT VOLTAGE | 2.6<br>2.8<br>2.6 | | | V<br>V<br>V | -55°C<br>+25°C<br>+125°C | 0°C<br>+25°C<br>+75°C | 4.75V<br>5.0V<br>4.75V | 0.8V<br>0.8V<br>0.8V | | -1.5mA<br>-1.5mA<br>-1.5mA | 8<br>8<br>8 | | A-5<br>A-3<br>A-4 | "0" OUTPUT VOLTAGE | | | 0.40<br>0.40<br>0.40 | v<br>v<br>v | -55°C<br>+25°C<br>+125°C | 0°C<br>+25°C<br>+75°C | 4.75V<br>5.0V<br>4.75V | 2.0V<br>2.0V<br>2.0V | 2. 0V<br>2. 0V<br>2. 0V | 48m A<br>48m A<br>48m A | 9<br>9<br>9 | | C -1<br>A -3<br>C -1 | "0" INPUT CURRENT | -0.1<br>-0.1<br>-0.1 | | -1.6<br>-1.6<br>-1.6 | mA<br>mA<br>mA | -55°C<br>+25°C<br>+125°C | 0°C<br>+25°C<br>+75°C | 5.25V<br>5.25V<br>5.25V | 0.40V<br>0.40V<br>0.40V | 5.25V<br>5.25V<br>5.25V | | | | A-4 | "1" INPUT CURRENT | | ļ | 25 | μΑ | +125°C | +75°C | 5.0V | 4.5V | 0V | | | | A-6 | TURN-ON DELAY | | | 15 | ns | +25°C | +25°C | 5.0V | | 1 | D.C. F.O.=60 | 10,14 | | A-6 | TURN-OFF DELAY | | ! | 15 | ns | +25°C | +25°C | 5. 0V | } | | D.C. F.O. = 60 | 10,14 | | C-2 | OUTPUT FALL TIME | | | 50 | ns | -55°C | 0°C | 4.75V | | | A.C. F.O.=10 | 11,14 | | C-2 | INPUT CAPACITANCE | | | 3.0 | pf | +25°C | +25°C | 5. 0V | 2.0V | | | 7 | | A-2<br>A-2 | POWER CONSUMPTION "0" (Per Gate) "1" | | | 56.8<br>14.7 | mW<br>mW | +25°C<br>+25°C | +25°C<br>+25°C | 5.25V<br>5.25V | ov | | | | | C-1 | INPUT LATCH VOLTAGE RATING | 6.0 | | | v | +25°C | +25°C | 5. 0 <b>V</b> | 10mA | 0 <b>V</b> | | 12 | | A-2 | OUTPUT SHORT CIRCUIT CURRENT | -20 | ľ | -80 | m A | +25°C | +25°C | 5.0V | e <b>v</b> | | 0 <b>V</b> | | ## Notes: - All voltage and capacitance measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically open. All measurements are taken with ground pln tied to zero volts. Positive current flow is defined as into the terminal referenced. Positive NAND Logic definition: "UP" Level = "1", "DOWN" Level = "0". Precautionary measures should be taken to ensure current flimiting in accordance with Absolute Maximum Ratings should the isolation diodes become forward biased. Measurements apply to each gate element independently. Capacitance as measured on Boonton Electronic Corporation Model 75A-S8 Capacitance Bridge or equivalent. f = 1MHz, Vac = 25mV<sub>Tms</sub>. All plns not specifically referenced are tied to guard for capacitance tests. Output plns are left open. - 8. Output source current is supplied through a resistor to ground. - 9. Output sink current is supplied through a resistor to Vcc. - 10. One DC fan-out is defined as 0.8mA. - 11. One AC fan-out is defined as 50pf. - This test guarantees operation free of input latch-up over the specified operating supply voltage range. - 13. Manufacturer reserves the right to make design and process changes and im- - 14. Detailed test conditions for AC testing are in Section 3.