REFER TO PAGE 18 FOR B, E AND R PACKAGE PIN CONFIGURATIONS. # DIGITAL 8000 SERIES TTL/MSI ### DESCRIPTION The 8T14 is a Triple Line Receiver designed for applications requiring digital information to be transmitted over long lengths of coaxial cable, strip line, or twisted pair transmission lines. The Receiver's high impedance input structure ( $\approx$ 30k $\Omega$ ) presents a minimal load to the driver circuit and allows the transmission line to be terminated in its characteristic impedance to minimize line reflections. The built-in hysteresis characteristic of the 8T14 also makes it ideal for such applications as Schmitt triggers, one-shots and oscillators. ### **FEATURES** - BUILT-IN INPUT THRESHOLD HYSTERESIS\* - HIGH SPEED: t<sub>on</sub> = t<sub>off</sub> = 20ns (Typical) EACH CHANNEL CAN BE STROBED **INDEPENDENTLY** - **FANOUT OF TEN (10) WITH STANDARD TTL INTEGRATED CIRCUITS** - INPUT GATING IS INCLUDED WITH EACH LINE RECEIVER FOR INCREASED APPLICATION **FLEXIBILITY** - OPERATION FROM A SINGLE +5 VOLT LOGIC SUPPLY ### **LOGIC DIAGRAMS** ### **ELECTRICAL CHARACTERISTICS** (Over Recommended Operating Temperature And Voltage) | CHARACTERISTICS | | LIMITS | | | | TEST CONDITIONS | | | | | | |--------------------|------|--------|------------|-------------|------------|-----------------|------------|------------|--------------|----------------|--| | | MIN. | TYP. | MAX. | UNITS | R | s | A | В | OUTPUTS | NOTES | | | "1" Output Voltage | 2.6 | 3.5 | | <b>&gt;</b> | 2.0V | 4.5V | 0∨ | 0V | -800μA | 7, 13 | | | | 2.6 | 3.5 | | v | 0∨ | 0.8∨ | 0V | 0٧ | -800µA | 7, 13 | | | "0" Output Voltage | | | 0.4<br>0.4 | \ | 0.8V<br>0V | 2.0V<br>0V | 0V<br>2.0V | 0V<br>2.0V | 16mA<br>16mA | 8, 12<br>8, 12 | | | "0" Input Current: | | | | · | • | | | | | | | | s <sub>n</sub> | -0.1 | | -1.6 | mA | 0V | 0.4V | | | | | | | A <sub>n</sub> | -0.1 | | -1.6 | mA | 0V | | 0.4V | | | | | | B <sub>n</sub> | -0.1 | | -1.6 | mA | | | | 0.4V | | | | | "1" Input Current | | | | | | | | | | | | | R <sub>n</sub> | | | 0.17 | mA | 3.8V | | | | | | | | s <sub>n</sub> | | | 40 | μА | 3.8V | 4.5V | | | | | | | A <sub>n</sub> | | | 40 | μΑ | | | 4.5V | 0٧ | | | | | B <sub>n</sub> | | | 40 | μА | | | ov | 4.5∨ | | | | | Hysteresis | 0.30 | 0.50 | | V | | 4.5V | ٥٧ | ov | | 10, 11 | | <sup>\*</sup>Hysteresis is defined as the difference between the input thresholds for the "1" and "0" output states. Hysteresis is specified at 0.5 volts typically and 0.3 volts minimum over the operating temperature range. $T_{\Delta}$ = 25° C and $V_{CC}$ = 5.0V | CHARACTERISTICS | LIMITS | | | | TEST CONDITIONS | | | | | | |------------------------------------------------------|--------|--------|--------|-------|-----------------|-------|-------|-------|-------------|-------| | | MIN. | TYP. | MAX. | UNITS | R | s | A | В | OUTPUTS | NOTES | | Turn-On Propagation Delay | - Yo | 20 | 30 | ns | : | | | | ** | | | Turn-Off Propagation Delay | V . | 20 | 30 | ns | | | 1 | | | | | Power/Current Consumption | | 315/60 | 380/72 | mW/mA | | | | - | | | | Input Voltage Rating | 13.17 | | 1 | | | | ł | 11.1 | | | | S | 5.5 | | | l v | 3.8V | 10mA | ov | 0V | | | | Ā | 5.5 | | | l v | οv | OV | 10mA | 0V | | | | В | 5.5 | | | V | ον | OV | OV | 10mA | | | | Output Short Circuit Current<br>Input Clamp Voltage: | -50 | - | -100 | mA | 3.8∨ | ٥٧ | ٥٧ | 0V | <b>.</b> 0∨ | | | S | | 1 | -1.5 | l v | | -12mA | | | | , | | A | | | -1.5 | v | | | -12mA | 1 | | | | В | 1 | | -1.5 | V | | | | -12mA | l | 1 | | | i | - | | | | | ļ | | | | #### NOTES: - All voltage measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically - 2. All measurements are taken with ground pin tied to zero volts. - 3. Positive current is defined as into the terminal referenced. - Positive current flow is defined as into the terminal referenced. - 4. Positive Logic Definition: - "UP" Level = "1", "DOWN" Level = "0". - 5. Precautionary measures should be taken to ensure current limiting in accordance with Absolute Maximum Ratings should the isolation diodes become forward biased. - Manufacturer reserves the right to make design and process changes and improvements. - 7. Output source current is supplied through a resistor to ground. - Output sink current is supplied through a resistor to $V_{CC}$ . This test guarantees operation free of input latch-up over the 8. - 9. specified operating supply voltage range. - 10. Hysteresis is defined as voltage difference between R input level at which output begins to go from "0" to "1" state and level at which output begins to go from "1" to "0". - 11. - V<sub>CC</sub> = 5.0V. Previous condition is a "1" output state. Previous condition is a "0" output state. 12. - 13. - V<sub>CC</sub> = 5.25 volts. 14. ### **SCHEMATIC DIAGRAM** ### **HYSTERESIS TEST CIRCUIT** # **TYPICAL APPLICATIONS** ## TYPICAL APPLICATIONS (Cont'd)