## FEATURES

## Performance

Complete 12-Bit A/D Converter with Reference and Clock
Fast Successive Approximation Conversion: $10 \mu \mathrm{~s}$ or $5 \mu \mathrm{~s}$ Buried Zener Reference for Long Term Stability and Low Gain T.C.: 10ppm/ ${ }^{\circ}$ C
Max Nonlinearity: < $\pm 0.012 \%$
Low Power: 880 mW Typical
Low Chip Count - High Reliability
Industry Standard Pin Out
"Z" Models for $\pm 12 V$ Operation Available
MIL-STD-883B Processing Available

## Versatility

Negative-True Parallel or Serial Logic Outputs
Short Cycle Capability
Precision +6.3V Reference for External Applications

## PRODUCT DESCRIPTION

The AD ADC84/AD ADC85/AD5240 series devices are highspeed, low-cost 10 - and 12 -bit successive approximation analog-to-digital converters that include internal clock, reference and comparator. Its hybrid IC design utilizes MSI digital and linear monolithic chips in conjunction with a 12 -bit monolithic DAC to provide modular performance and versatility with IC size, price and reliability.

Important performance characteristics of the AD ADC84/ AD ADC85/AD5240 series include a maximum linearity error at $+25^{\circ} \mathrm{C}$ of $\pm 0.012 \%$, gain T.C. below $15 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, typical power dissipation of 880 mW , and conversion time of less than $10 \mu \mathrm{~s}$ for the 12 -bit versions. Of considerable significance in severe and aerospace applications is the guaranteed performance from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ of the AD ADC85S which is also available with environmental screening. Monotonic operation of the feedback D/A converter guarantees no missing codes over temperature ranges of 0 to $+70^{\circ} \mathrm{C},-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.
The design of the AD ADC84/AD ADC85/AD5240 includes scaling resistors that provide analog input signal ranges of $\pm 2.5, \pm 5, \pm 10,0$ to +5 , or 0 to +10 volts. Adding flexibility and value are the +6.3 V precision reference, which also can be used for external applications, and the input buffer amplifier. All digital signals are fully DTL and TTL compatible, and the data output is negative-true and available in either serial or parallel form.
The AD ADC84/AD ADC85/AD5240 series devices are available in two different performance grades. The devices are specified for either 10 -bit accuracy ( $\pm 0.048 \%$ FSR max) or

## REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

FUNCTIONAL BLOCK DIAGRAM


12 -bit accuracy ( $\pm 0.012 \%$ FSR max) with $8.4 \mu \mathrm{~s}, 10 \mu \mathrm{~s}$ (AD ADC84/AD ADC85) and $4.1 \mu \mathrm{~s}, 5 \mu \mathrm{~s}$ (AD5240) max conversion times respectively.

The AD ADC84 and AD ADC85C specified for operation over the 0 to $+70^{\circ} \mathrm{C}$ temperature range. The AD ADC85 and $\mathrm{AD} A D C 85 \mathrm{~S}$ are specified for the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ranges respectively.

## PRODUCT HIGHLIGHTS

1. The AD ADC84/AD ADC85/AD5 240 series devices are complete 12-bit A/D converters. No external components are required to perform a conversion.
2. The AD ADC84/AD ADC85/AD5 240 directly replaces other devices of this type with significant increases in performance.
3. The fast conversion rates of the AD ADC84/AD ADC85 ( $10 \mu \mathrm{~s}$ ) and AD5240 ( $5 \mu \mathrm{~s}$ ) make them an excellent choice for applications requiring high system throughput rates.
4. The internal buried zener reference is laser trimmed to $6.3 \mathrm{~V} \pm 0.1 \%$ and $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typical T.C. The reference is available externally and can provide up to 1 mA
5. The integrated package construction provides high quality and reliability with small size and weight.
6. The monolithic 12 -bit feedback DAC is used for reduced chip count and higher reliability.
7. The AD ADC85S/883B and AD5240SD/883B come processed to MIL-STD-883, Class B requirements (see ADI Military Products Databook).

AD ADC 84/AD ADC85/AD5240—SPECIFICATIONS

| MODEL |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Typical Performance Curves - AD ADC84/AD ADC85/AD5240


Figure 1a. Linearity Error vs. Conversion Speed (AD ADC84/AD ADC85)


Figure 1b. Linearity Error vs. Conversion Speed (AD5240)


Figure 2a. Change in Differential Linearity vs. Conversion Speed (AD ADC84/AD ADC85)


Figure 2b. Change in Differential Linearity vs. Conversion Speed (AD5240)


Figure 3a. Gain Drift Error (\% FSR) vs. Temperature (AD ADC84/AD ADC85)


Figure 3b. Gain Drift Error (\% FSR) vs. Temperature (AD5240)


Figure 4a. Conversion Speed vs. Control Voltage (AD ADC84/AD ADC85)


Figure 4b. Conversion Speed vs. Control Voltage (AD5240)

## AD ADC84/AD ADC85/AD5240

## ORDERING GUIDE

| Model ${ }^{1}$ | Linearity | Temperature Range | Gain <br> T. C. $-\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | Conversion Time |
| :---: | :---: | :---: | :---: | :---: |
| AD ADC84-10 | $\pm 0.048 \%$ | 0 to $+70^{\circ} \mathrm{C}$ | $\pm 30$ | $10 \mu \mathrm{~s}$ |
| AD ADC84-12 | $\pm 0.012 \%$ | 0 to $+70^{\circ} \mathrm{C}$ | $\pm 30$ | $10 \mu \mathrm{~s}$ |
| AD ADC85C-10 | $\pm 0.048 \%$ | 0 to $+70^{\circ} \mathrm{C}$ | $\pm 40$ | $10 \mu \mathrm{~s}$ |
| AD ADC85C-12 | $\pm 0.012 \%$ | 0 to $+70^{\circ} \mathrm{C}$ | $\pm 25$ | $10 \mu \mathrm{~s}$ |
| AD ADC85-10 | $\pm 0.048 \%$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 20$ | $10 \mu \mathrm{~s}$ |
| AD ADC85-12 | $\pm 0.012 \%$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 15$ | $10 \mu \mathrm{~s}$ |
| AD ADC85S-10 | $\pm 0.048 \%$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 25$ | $10 \mu \mathrm{~s}$ |
| AD ADC85S-12 | $\pm 0.012 \%$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 25$ | $10 \mu \mathrm{~s}$ |
| AD5240KD | $\pm 0.012 \%$ | 0 to $+70^{\circ} \mathrm{C}$ | $\pm 30$ | $5 \mu \mathrm{~s}$ |
| AD ADC85S-12/883B | $\pm 0.012 \%$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 25$ | $10 \mu \mathrm{~s}$ |
| AD5240SD/883B | $\pm 0.012 \%$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 25$ | $5 \mu \mathrm{~s}$ |
| ${ }^{1}$ For complete model number suffixes must be added for " $Z$ " option ( $\pm 12 \mathrm{~V}$ operation), linearity. The following guide shows the proper suffix order. AD ADC (*)(**)-(***) |  |  |  | Typical Part Numbers AD ADC84-12 AD ADC85SZ-12 AD5240ZKD |

## OFFSET ADJUSTMENT

The zero adjust circuit consists of a potentiometer connected across $\pm \mathrm{V}_{\mathrm{S}}$ with its slider connected through a $1.8 \mathrm{M} \Omega$ resistor to Comparator Input pin 22 for all ranges. As shown in Figure 5 the tolerance of this fixed resistor is not critical, and a carbon composition type is generally adequate. Using a carbon composition resistor having a $-1200 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ tempco contributes a worst-case offset tempco of $8 \times 244 \times 10^{-6} \times 1200 \mathrm{ppm} /^{\circ} \mathrm{C}=$ $2.3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ of FSR , if the OFFSET ADJ potentiometer is set at either end of its adjustment range. Since the maximum off set adjustment required is typically no more than $\pm 4 \mathrm{LSB}$, use of a carbon composition offset summing resistor typically contributes no more than $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ of FSR offset tempco.


Figure 5. Offset Adjustment Circuit
An alternate offset adjust circuit, which contributes negligible offset tempco if metal film resistors (tempco $<100$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ) are used, is shown in Figure 5.


In either zero adjust circuit, the fixed resistor connected to pin 22 should be located close to this pin to keep the pin connection runs short (Comparator Input pin 22 is quite sensitive to external noise pick-up).

## GAIN ADJUSTMENT

The gain adjust circuit consists of a potentiometer connected across $\pm V_{S}$ with its slider connected through a $10 \mathrm{M} \Omega$ resistor to the gain adjust pin 27 as shown in Figure 7.


Figure 7. Gain Adjustment Circuit
An alternate gain adjust circuit which contributes negligible gain tempco if metal film resistors (Tempco $<100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ) are used is shown in Figure 8.


Figure 8. Low Tempco Gain Adjustment Circuit

[^0]
## Applying the AD ADC84/AD ADC85/AD5240

THEORY OF OPERATION
On receipt of a CONVERT START command, the AD ADC84/ AD ADC85/AD5240 converts the voltage as its analog input into an equivalent 12 -bit binary number. This conversion is accomplished as follows: the 12 -bit successive-approximation register (SAR) has its 12 -bit outputs connected both to the device bit output pins and to the corresponding bit inputs of the feedback DAC. The analog input is successively compared to the feedback DAC output, one bit at a time (MSB first, LSB last). The decision to keep or reject each bit is then made at the completion of each bit comparison period, depending on the state of the comparator at that time.

## TIMING

The timing diagram is shown in Figure 9. Receipt of a CONVERT START signal sets the STATUS flag, indicating conver sion in progress. This, in turn, removes the inhibit applied to the gated clock, permitting it to run through 13 cycles. All the SAR parallel bits, STATUS flip-flops, and the gated clock inhibit signal are initialized on the trailing edge of the CONVERT START signal. At time $t_{0}, B_{1}$ is reset and $B_{2}-$
$\mathrm{B}_{12}$ are set unconditionally. At $\mathbf{t}_{1}$ the Bit $\mathbf{1}$ decision is made (keep) and Bit 2 is unconditionally reset. At $t_{2}$, the Bit 2 decision is made (keep) and Bit 3 is reset unconditionally. This sequence continues until the Bit 12 (LSB) decision (keep) is made at $\mathrm{t}_{12}$. After a 40 ns delay period, the STATUS flag is reset, indicating that the conversion is complete and that the parallel output data is valid. Resetting the STATUS flag restores the gated clock inhibit signal, forcing the clock output to the Logic " 0 " state.
Corresponding serial and parallel data bits become valid on the same positive-going clock edge. Serial data does not change and is guaranteed valid on negative-going clock edges, however serial data can be transferred quite simply by clocking into a receiving shift register on these edges (see Figure 9).
Incorporation of this 40 ns delay guarantees that the parallel (and serial) data are valid at the Logic " 1 " to " 0 " transition of the STATUS flag, permitting parallel data transfer to be initiated by the trailing edge of the STATUS signal.


NOTES

1. THE CONVERT START PULSE WIDTH IS 100 ns MIN AND MUST REMAIN LOW DURING

A CONVERSION. THE CONVERSION IS INITIATED BY THE "TRAILING EDGE" OF THE
CONVERT COMMAND.
2. $10 \mu \mathrm{~s}$ FOR 12 BITS AND $8.4 \mu \mathrm{~s}$ FOR 10 BITS (AD ADC84/AD ADC85) OR $5 \mu \mathrm{~s}$ FOR 12 BITS

AND $4.1 \mu$ FOR 10 BITS (AD5240).
4. MSBDECISION. *BIT DECISIONS.

Figure 9. Timing Diagram (Binary Code 011001110110 )

## AD ADC84/AD ADC85/AD5240

## dIGITAL OUTPUT DATA

Both parallel and serial data from TTL storage registers are in negative true form. Parallel data output coding is complementary binary for unipolar ranges and either complementary offset binary or complementary two's complement binary, depending on whether BIT 1 (pin 12) or its logical inverse BIT 1 (pin 13) is used as the MSB. Parallel data becomes valid approx imately 40 ns before the STATUS flag returns to Logic " 0 ", permitting parallel data transfer to be clocked on the " 1 " to " 0 " transition of the STATUS flag.
Serial data coding is complementary binary for unipolar input ranges and complementary offset binary for bipolar input ranges. Serial output is by bit (MSB first, LSB last) in NRZ (non-return-to-zero) format. Serial and parallel data outputs change state on positive-going clock edges. Serial data is guaranteed valid 200 ns after the rising clock edges, permitting serial data to be clocked directly into a receiving register on the negative-going clock edges as shown in Figure 9. There are 13 negative-going clock edges in the complete 12 -bit conversion cycle, as shown in Figure 9. The first edge shifts an invalid bit into the register, which is shifted out on the 13 th negativegoing clock edge. All serial data bits will have been correctly transferred and be in the receiving shift register locations shown at the completion of the conversion period.
Short Cycle Input: A Short Cycle Input, pin 14, permits the timing cycle shown in Figure 9 to be terminated after any number of desired bits has been converted, permitting somewhat shorter conversion times in applications not requiring full 12-bit resolution. When 12-bit resolution is required, pin 14 is connected to +5 V (pin 16). When 10 -bit resolution is desired, pin 14 is connected to Bit 11 output pin 2. The conversion cycle then terminates, and the STATUS flag resets after the Bit 10 decision ( $\mathrm{t}_{10}+40 \mathrm{~ns}$ in timing diagram of Figure 9). Short Cycle pin connections and associated maximum 12-, 10 - and 8 -bit conversion times are summarized in Table I.

| Connect Short Cycle Pin 14 To Pin: | Connect Clock Rate Control Pin 17 To | Bits | Resolution (\% FSR) | AD ADC84/ <br> AD ADC85 <br> (AD5240) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Conversion <br> Time ( $\mu \mathrm{s}$ ) | Status Flag Reset |
| 16 | 15 | 12 | 0.024 | 10 (5) | $\mathrm{t}_{12}+40 \mathrm{~ns}$ |
| 2 | 16 | 10 | 0.100 | 8.5 (4.1) | $\mathrm{t}_{10}+40 \mathrm{~ns}$ |
| 4 | 28 | 8 | 0.390 | 6.8 (3.3) | $\mathrm{t}_{8}+40 \mathrm{~ns}$ |

Table I. Short Cycle Connections

## INPUT SCALING

The AD ADC84/AD ADC85/AD5 240 inputs should be scaled as close to the maximum input signal range as possible in order to utilize the maximum signal resolution of the A/D converter. Connect the input signal as shown in Table II. See Figure 10 for circuit detail.


Figure 10. Input Scaling Circuit

| Input <br> Signal <br> Range | Output Code | Connect <br> Pin 23 <br> To Pin | $\begin{gathered} \text { Connect } \\ \text { Pin } 25 \\ \text { To } \end{gathered}$ | For Direct Input Connect Input Signal To | For Buffered Input Pin 30 Connect Pin 29 To Pin |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\pm 10 \mathrm{~V}$ | COB or CTC | 22 | Input Signal | 25 | 25 |
| $\pm 5 \mathrm{~V}$ | COB or CTC | 22 | Open | 24 | 24 |
| $\pm 2.5 \mathrm{~V}$ | COB or CTC | 22 | Pin 22 | 24 | 24 |
| 0 V to +5 V | CSB | 26 | Pin 22 | 24 | 24 |
| $\mathbf{0 V}$ to +10V | CSB | 26 | Open | 24 | 24 |

INPUT VOLTAGE RANGE AND LSB VALUES

| Voltage Range |  | $\pm 10 \mathrm{~V}$ | $\pm 5 \mathrm{~V}$ | $\pm 2.5 \mathrm{~V}$ | 0V to +10 V | 0 V to +5 V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Code Designation |  | $\begin{aligned} & \mathrm{COB}^{*} \\ & \text { or } \mathrm{CTC}^{* *} \end{aligned}$ | $\begin{aligned} & \text { COB }^{*} \\ & \text { or } \mathrm{CTC}^{* *} \end{aligned}$ | $\begin{aligned} & \text { COB }^{*} \\ & \text { or CTC** } \end{aligned}$ | CSB*** | CSB*** |
| One Least | FSR | 20V | 10 V | 5 V | 10 V | 5V |
| Significant | $2^{\text {n }}$ | $2^{\text {n }}$ | $2^{\text {n }}$ | $2^{\text {n }}$ | $2^{\text {n }}$ | $2^{\text {D }}$ |
| Bit (LSB) | $\mathrm{n}=8$ | 78.13 mV | 39.06 mV | 19.53 mV | 39.06 mV | 19.53 mV |
|  | $\mathrm{n}=10$ | 19.53 mV | 9.77 mV | 4.88 mV | 9.77 mV | 4.88 mV |
|  | $\mathrm{n}=12$ | 4.88 mV | 2.44 mV | 1.22 mV | 2.44 mV | 1.22 mV |
| Transition Values |  |  |  |  |  |  |
| MSB LSB |  |  |  |  |  |  |
| $000 . . .000^{* * * *}$ | +Full Scale | +10V-3/2LSB | +5V-3/2LSB | +2.5V-3/2LSB | +10V-3/2LSB | +5V-3/2LSB |
| $011 \ldots 111$ | Mid Scale | 0 | 0 | 0 | +5V | +2.5V |
| 111... 110 | -Full Scale | $-10 \mathrm{~V}+1 / 2 \mathrm{LSB}$ | $-5 \mathrm{~V}+1 / 2 \mathrm{LSB}$ | $-2.5 \mathrm{~V}+1 / 2 \mathrm{LSB}$ | $0+1 / 2$ LSB | $0+1 / 2$ LSB |

## NOTES

-COB = Complementary Offset Binary
${ }^{*}$ CTC = Complementary Two's complement-obtained by using the complement
of the most significent bit (MSB). MSB is available to pin 13 .
CSB = Complementary Straight Binary.
****Voltages given are the nominal value for transition to the code specified. Table III. Input Voltages and Code Definition

## AD ADC84/AD ADC85/AD5240

## CALIBRATION

External ZERO ADJ and GAIN ADJ potentiometers, connected as shown in Figures 11 and 12, are used for device calibration. To prevent interaction of these two adjustments, Zero is always adjusted first and then Gain. Zero is adjusted with the analog input near the most negative end of the analog range ( 0 for unipolar and -FS for bipolar input ranges). Gain is adjusted with the analog input near the most positive end of the analog range.


Figure 11. Analog and Power Connections for Unipolar o to +10 V Input Range with Buffer Follower


Figure 12. Analog and Power Connections for Bipolar -10 V to +10 V Input Range with Buffer Follower
0 to +10 V Range: Set analog input to $+1 \mathrm{LSB}=+0.0024 \mathrm{~V}$ Adjust Zero for digital output $=111111111110$. Zero is now calibrated. Set analog input to + FSR $-2 \mathrm{LSB}=+9.9952 \mathrm{~V}$. Adjust Gain for 000000000001 digital output code; fullscale (Gain) is now calibrated. Half-scale calibration check: set analog input to $\mathbf{+ 5 . 0 0 0 0} \mathrm{V}$; digital output code should be 011111111111
-10 V to +10 V Range: Set analog input to -9.9951 V ; adjust Zero for 111111111110 digital output (complementary offset binary) code. Set analog input to +9.9902 V ; adjust Gain for 000000000001 digital output (complementary offset binary) code. Half-scale calibration check: set analog input to 0.0000 V ; digital output (complementary offset binary) code should be 0111111111111
Other Ranges: Representative digital coding for 0 to +10 V and -10 V to +10 V ranges is given above. Coding relationships and calibration points for 0 to $+5 \mathrm{~V},-2.5 \mathrm{~V}$ to +2.5 V and -5 V to
+5 V ranges can be found by halving the corresponding code equivalents listed for the 0 to +10 V and -10 V to +10 V ranges, respectively.
Zero and full-scale calibration can be accomplished to a precision of approximately $\pm 1 / 4 \mathrm{LSB}$ using the static adjustmen procedure described above. By summing a small sine or tri-angular-wave voltage with the signal applied to the analog input, the output can be cycled through each of the calibration codes of interest to more accurately determine the center (or end points) of each discrete quantization level.

## GROUNDINC

Many data-acquisition components have two or more ground pins which are not connected together within the device. These "grounds" are usually referred to as the Logic Power Return Analog Common (Analog Power Return), and Analog Signal Ground. These grounds must be tied together at one point, usually at the system power-supply ground. Ideally, a single solid ground would be desirable. However, since current flows through the ground wires and etch stripes of the circuit cards, and since these paths have resistance and inductance, hundreds of millivolts can be generated between the system ground poin and the ground pin of the AD ADC84/AD ADC85/AD5240. Separate ground returns should be provided to minimize the current flow in the path from sensitive points to the system ground point. In this way supply currents and logic-gate return currents are not summed into the same return path as analog signals where they would cause measurement errors. Each of the AD ADC84/AD ADC85/AD5240's supply terminals should be capacitively decoupled as close to the device as possible. A large value capacitor such as $1 \mu \mathrm{~F}$ in parallel with a $0.1 \mu \mathrm{~F}$ capacitor is usually sufficient. Analog supplies are bypassed to the Analog Power Return pin and the logic supply is bypassed to the Logic Power Return pin.

CLOCK RATE CONTROL ALTERNATE CONNECTIONS If adjustment of the CLOCK RATE is desired for faster conversion speeds, the CLOCK RATE CONTROL may be connected to an external multi-turn trim potentiomer with a TCR of $\pm 100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or less as shown in Figures 13 and 14. If the potentiometer is connected to -15 V , conversion time can be increased as shown in Figures 4a and 4b. If these adjustments are used, delete the connections shown in Table I for pin 17. See Figures 1a and 1b for nonlinearity error vs. conversion speed and Figures $4 a$ and $4 b$ for the effect of the control voltage on clock speed.


Figure 13. 12-Bit Clock Rate Control Optional Fine Adjust


Figure 14. 8-Bit Clock Rate Control Optional Fine Adjust

## AD ADC84/AD ADC85/AD5240

## MICROPROCESSOR INTERFACING

The fast conversion times of the AD ADC84/AD ADC85 and AD5 240 suggest several different methods of interface to microprocessors. In systems where the ADC is used for high sampling rates on a single signal which is to be digitally processed, CPU-controlled conversion may be inefficient due to the slow cycle times of most microprocessors. It is generally preferable to perform conversions independently, inserting the resultant digital data directly into memory. This can be done using direct memory access (DMA) which is totally transparent to the CPU. Interface to user-designed DMA hardware is facilitated by the guaranteed data validity on the falling edge of the EOC signal.
Clearly, 12 bits of data must be broken up for interface to an 8 -bit wide data bus. There are two possible formats: rightjustified and left-justified. In a right-justified system, the least-significant 8 bits occupy one byte and the four MSB's reside in the low nybble of another byte. This format is useful when the data from the ADC is being treated as a binary number between 0 and 4095. The lefr-justified format supplies the eight most-significant bits in one byte and the 4LSB's in the high nybble of another byte. The data now re presents the fractional binary number relating the analog signal to the full-scale voltage. An advantage to this organiza tion is that the most-significant eight bits can be read by the processor as a coarse indication of the true signal value. The full 12 -bit word can then be read only when all 12 bits are needed. This allows faster and more efficient control of a process.

Figure 15 shows a typical connection of an 8085 -type bus, using a left-justified data format for unipolar inputs. Status polling is optional, and can be read simultaneously with the 4LSBs. If it is desired to right-justify the data, pins 1 through 12 of the AD ADC84/AD ADC85/AD5240 should be reversed


Figure 15. AD ADC84/AD ADC85/AD5240 - 8085A Interface Connections
as well as the connections to the data bus high and low byte address signals.

When dealing with bipolar inputs ( $\pm 5 \mathrm{~V}, \pm 10 \mathrm{~V}$ ranges), using the MSB directly yields a complementary offset binary-coded output. If complementary two's complement coding is desired, it can be produced by substituting $\overline{M S B}$ (pin 13) for the MSB. This facilitates arithmetic operations which are subsequently performed on the ADC output data.

OUTLINE DIMENSIONS
Dimensions shown in inches (mm)
DH-32E Package



[^0]:    Figure 6. Low Tempco Zero Adjustment Circuit

