12-Bit Successive Approximation ADC

## AD7578

## FEATURES

12-Bit Successive Approximation ADC
No Missed Codes Over Full Temperature Range
Low Total Unadjusted Error $\pm 1$ LSB max
High Impedance Analog Input
Autozero Cycle for Low Offset Voltage
Low Power, 75 mW typ
Small Size: 0.3", 24-Pin Package
Conversion Time of $\mathbf{1 0 0} \mu \mathrm{s}$

## GENERAL DESCRIPTION

The AD7578 is a medium speed, monolithic 12-bit CMOS A/D converter which uses the successive approximation technique to provide a conversion time of $100 \mu \mathrm{~s}$. An auto-zero cycle occurs at the start of each conversion resulting in very low system offset voltages, typically less than $100 \mu \mathrm{~V}$. The device is designed for easy microprocessor interfacing using standard control signals; $\overline{\mathrm{CS}}$ (decoded device address), $\overline{\mathrm{RD}}(\overline{\mathrm{READ}})$ and $\overline{\mathrm{WR}}(\overline{\mathrm{WRITE}})$. Conversion results are available in two bytes, 8 LSBs and 4 MSBs , over an 8 -bit three state output bus. Either byte can be read first. Two converter busy flags are available to facilitate polling of the converter's status.
The analog input voltage range is 0 V to +5 V when using a reference voltage of +5 V .

REV. B
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

FUNCTIONAL BLOCK DIAGRAM


## PRODUCT HIGHLIGHTS

1. The AD7578 is a complete 12 -bit A/D converter in a 24 -pin package requiring only a few passive components and a voltage reference
2. Autozero cycle realizes very low offset voltages, typically $100 \mu \mathrm{~V}$.
3. Standard microprocessor control signals to allow easy interfacing to most popular 8 - and 16 -bit microprocessors.
4. Monolithic construction for increased reliability and small $0.3^{\prime \prime}, 24-$ pin package.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 617/329-4700 Fax: 617/326-8703

## AD7578 _ SPFCIFICATIONS $\left(\mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+5.0 \mathrm{~V} \mathrm{f}_{\mathrm{CLK}}=140 \mathrm{kHz}\right.$ external

| Parameter | K Version ${ }^{1}$ | B Version ${ }^{1}$ | TVersion ${ }^{1}$ | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ACCURACY <br> Resolution <br> Total Unadjusted Error ${ }^{2}$ Differential Nonlinearity Full Scale Error (Gain Error) ${ }^{3}$ Offset Error ${ }^{3}$ | $\begin{aligned} & 12 \\ & \pm 1 \\ & \pm 1 \\ & \pm 1 / 4 \\ & \pm 1 / 4 \end{aligned}$ | $\begin{aligned} & 12 \\ & \pm 1 \\ & \pm 1 \\ & \pm 1 / 4 \\ & \pm 1 / 4 \end{aligned}$ | $\begin{aligned} & 12 \\ & \pm 1 \\ & \pm 1 \\ & \pm 1 / 4 \\ & \pm 1 / 4 \end{aligned}$ | Bits <br> LSB max <br> LSB max <br> LSB max <br> LSB max | No missing codes guaranteed <br> Full Scale TC is typically $1 \mathrm{ppm}{ }^{\circ} \mathrm{C}$ Offset Error TC is typically $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| ANALOGINPUT <br> Analog Input Range <br> $\mathrm{C}_{\text {AIN }}$, Input Capacitance <br> $\mathrm{I}_{\text {Ain }}$, Input Leakage Current <br> $+25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | $\begin{aligned} & 0 \text { to }+5 \\ & 8 \\ & 10 \\ & 100 \end{aligned}$ | $\begin{aligned} & 0 \text { to }+5 \\ & 8 \\ & 10 \\ & 100 \end{aligned}$ | $\begin{aligned} & 0 \text { to }+5 \\ & 8 \\ & 10 \\ & 100 \end{aligned}$ | pF typ <br> nA max <br> nA max | $\begin{aligned} & V_{\mathrm{REF}}=+5.0 \mathrm{~V} \\ & \text { AIN } ; 0 \text { to }+5 \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \hline \text { REFERENCE INPUT } \\ & \text { V REF }_{\text {RFor }} \text { (Fpecified Performance) } \\ & \text { V }_{\text {REF }} \text { Range } \\ & \text { V REF Input Reference Current }^{\text {I }} \end{aligned}$ | $\begin{aligned} & +5 \\ & +4 \text { to }+6 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & +5 \\ & +4 \text { to }+6 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & +5 \\ & +4 \text { to }+6 \\ & 1.0 \end{aligned}$ | V mA max | $\pm 5 \%$ <br> Degraded transfer accuracy <br> $\mathrm{V}_{\text {REF }}=+5.0 \mathrm{~V}$ |
| $\begin{aligned} & \text { POWER SUPPLY REJECTION } \\ & \mathrm{V}_{\text {DD }} \text { Only } \\ & \mathrm{V}_{\mathrm{ss}} \text { Only } \end{aligned}$ | $\pm 1 / 8$ $\pm 1 / 8$ | $\pm 1 / 8$ $\pm 1 / 8$ | $\begin{aligned} & \pm 1 / 8 \\ & \pm 1 / 8 \end{aligned}$ | $\begin{aligned} & \text { LSB typ } \\ & \text { LSB typ } \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=+14.25 \mathrm{~V} \text { to }+15.75 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{Ss}}=-5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{ss}}=-4.75 \mathrm{~V} \text { to }-5.25 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=+15 \mathrm{~V} \end{aligned}$ |
| LOGIC INPUTS <br> $\overline{\mathrm{RD}}(\operatorname{Pin} 16), \overline{\mathrm{CS}}$ (Pin 17), $\overline{\mathrm{WR}}($ Pin 18) BYSL (Pin 19) <br> $V_{\text {II }}$ Input Low Voltage <br> $\mathrm{V}_{\mathrm{IH}}$ Input High Voltage <br> $\mathrm{I}_{\text {IN }}$ Input Current <br> $+25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{C}_{\text {IN }}$ Input Capacitance ${ }^{3}$ <br> CLK $(\operatorname{Pin} 21)$ <br> $\mathrm{V}_{\mathrm{II}}$, Input Low Voltage <br> $\mathrm{V}_{\mathrm{IH}}$, Input High Voltage <br> $\mathrm{I}_{\text {IL }}$, Input Low Current <br> $\mathrm{I}_{\mathrm{IH}}$, Input High Current | $\begin{aligned} & +0.8 \\ & +2.4 \\ & \pm 1 \\ & +10 \\ & 10 \\ & +0.8 \\ & +3.0 \\ & \pm 10 \\ & +1.5 \end{aligned}$ | $\begin{aligned} & +0.8 \\ & +2.4 \\ & \pm 1 \\ & +10 \\ & 10 \\ & +0.8 \\ & +3.0 \\ & \pm 0 \\ & +1.5 \end{aligned}$ | $\begin{aligned} & +0.8 \\ & +2.4 \\ & \pm 1 \\ & +10 \\ & 10 \\ & +0.8 \\ & +3.0 \\ & \pm 10 \\ & +1.5 \end{aligned}$ | $V_{\text {max }}$ $V$ min <br> $\mu \mathrm{A}$ max $\mu \mathrm{A}$ max pF max <br> $V$ max $V$ min $\mu \mathrm{A}$ max mA max | $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ $\mathrm{V}_{\mathrm{IN}}=0 \text { to } \mathrm{V}_{\mathrm{CC}}$ $V_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$ |
| LOGIC OUTPUTS <br> DB0-DB7 (Pins 8-15), $\overline{\operatorname{BUSY}}(\operatorname{Pin} 20)^{4}$ <br> $\mathrm{V}_{\mathrm{OL}}$, Output Low Voltage $\mathrm{V}_{\mathrm{OH}}$, Output High Voltage Floating State Leakage Current (Pins 8-15) <br> Floating State Output Capacitance | $\begin{aligned} & +0.4 \\ & +4.0 \\ & \pm 1 \\ & 15 \end{aligned}$ | $\begin{aligned} & +0.4 \\ & +4.0 \\ & \pm 1 \\ & 15 \end{aligned}$ | $\begin{aligned} & +0.4 \\ & +4.0 \\ & \pm 1 \\ & 15 \end{aligned}$ | V max V min <br> $\mu \mathrm{A}$ max pF max | $\begin{aligned} & \mathrm{V}_{\text {CC }}+5 \mathrm{~V} \pm 5 \%, \mathrm{I}_{\text {SINK }}=1.6 \mathrm{~mA}^{4} \\ & \mathrm{~V}_{\text {CC }}=+5 \mathrm{~V} \pm 5 \%, \mathrm{I}_{\text {SOURCE }}=200 \mu \mathrm{~A} \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ |
| CONVERSION TIME ${ }^{5}$ <br> With External Clock <br> With Internal Clock, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\begin{aligned} & 100 \\ & 50 / 100 \end{aligned}$ | $\begin{aligned} & 100 \\ & 50 / 100 \end{aligned}$ | $\begin{aligned} & 100 \\ & 50 / 100 \end{aligned}$ | $\underset{\mu s \min / \max }{\mu}$ | $\mathrm{f}_{\text {CLKK }}=140 \mathrm{kHz}$ <br> Using recommended clock components as shown in Figure 6. |
| POWER REQUIREMENTS <br> $\mathrm{V}_{\mathrm{DD}}$ <br> $\mathrm{V}_{\mathrm{SS}}$ <br> $\mathrm{V}_{\mathrm{CC}}$ <br> $\mathrm{I}_{\mathrm{DD}}$ <br> $\mathrm{I}_{\mathrm{ss}}$ <br> $\mathrm{I}_{\mathrm{CC}}$ <br> Power Dissipation | $\begin{aligned} & +15 \\ & -5 \\ & +5 \\ & 7.5 \\ & 7.5 \\ & 100 \\ & 1.0 \\ & 75 \end{aligned}$ | $\begin{aligned} & +15 \\ & -5 \\ & +5 \\ & 7.5 \\ & 7.5 \\ & 100 \\ & 1.0 \\ & 75 \end{aligned}$ | $\begin{aligned} & +15 \\ & -5 \\ & +5 \\ & 7.5 \\ & 7.5 \\ & 100 \\ & 1.0 \\ & 75 \end{aligned}$ | V NOM <br> VNOM <br> V NOM <br> mA max <br> mA max <br> $\mu \mathrm{A}$ typ <br> $\mathrm{mA}_{\text {max }}$ mW typ | $\pm 5 \%$ for specified performance <br> $\pm 5 \%$ for specified performance <br> $\pm 5 \%$ for specified performance <br> Typically 4 mA with $\mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V}$ <br> Typically 3 mA with $\mathrm{V}_{\mathrm{SS}}=-5 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\mathrm{IH}}$ <br> $\overline{\mathrm{WR}}=\overline{\mathrm{RD}}=\overline{\mathrm{CS}}=\overline{\mathrm{BUSY}}=$ Logic HIGH |

NOTES
${ }^{1}$ Temperature Range as follows: K, B Versions, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
${ }^{2}$ Includes Full Scale Error Offersion, $-55^{\circ} \mathrm{C}+125$
${ }^{2}$ Includes Full Scale Error, Offset Error and Relative Accuracy
${ }^{4}$ Guaranteed by design, not production te
${ }^{5}$ ISINK for BUSY (pin 20 ) is 1.0 milliamp.
${ }^{6}$ Power supply current is measured when AD7578 is inactive i.e., $\overline{\mathrm{WR}}=\overline{\mathrm{RD}}=\overline{\mathrm{CS}}=\overline{\mathrm{BUSY}}=$ Logic HIGH.
Specifications subject to change without notice

## AD7578

TIMING SPECIFICATIONS ${ }^{1} N_{D 0}=+15 V, v_{C C}=+5 V, v_{S S}=-5 V, V_{\text {RE }}=+5 V$

| Parameter | Limit at $+25^{\circ} \mathrm{C}$ <br> (All Grades) | Limit at $\mathrm{T}_{\text {min }}, \mathrm{T}_{\text {max }}$ (K \& B Grades) | Limit at $\mathrm{T}_{\text {min }}, \mathrm{T}_{\text {max }}$ (T Grade) | Units | Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | 0 | 0 | 0 | ns min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ Setup Time |
| $\mathrm{t}_{2}(\mathrm{INT})^{2}$ | 200 | 240 | 280 | ns min | WR Pulse Width (Internal Clock Operation) |
| $\mathrm{t}_{2}(\mathrm{EXT})^{2}$ | 10 | 10 | 10 | $\mu s$ min | WR Pulse Width (External Clock Operation) |
| $\mathrm{t}_{3}$ | 0 | 0 | 0 | ns min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{WR}}$ Hold Time |
| $\mathrm{t}_{4}$ | 130 | 160 | 200 | ns typ |  |
|  | 200 | 250 | 300 | ns max | $\overline{\text { WR }}$ to $\overline{\text { BUSY }}$ Propagation Delay |
| $\mathrm{t}_{5}$ | 0 | 0 | 0 | ns min | $\overline{\text { BUSY }}$ to $\overline{C S}$ Setup Time |
| $\mathrm{t}_{6}$ | 0 | 0 | 0 | ns min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}$ Setup Time |
| $\mathrm{t}_{7}$ | 200 | 240 | 280 | ns min | $\overline{\mathrm{RD}}$ Pulse Width |
| $\mathrm{t}_{8}$ | 0 | 0 | 0 | ns min | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}$ Hold Time |
| $\mathrm{t}_{9}$ | 50 | 50 | 50 | ns min | BYSL to $\overline{\mathrm{RD}}$ Setup Time |
| $\mathrm{t}_{10}$ | 0 | 0 | 0 | ns min | BYSL to $\overline{\mathrm{RD}}$ Hold Time |
| $\mathrm{t}_{11}{ }^{3}$ | 150 | 180 | 200 | ns typ |  |
|  | 200 | 240 | 280 | ns max | $\overline{\overline{R D}}$ to Valid Data (Bus Access Time) |
| $\mathrm{t}_{12}{ }^{4}$ | 20 | 20 | 20 | ns min | $\overline{\mathrm{RD}}$ to Three State Output |
|  | 130 | 150 | 150 | ns max | (Bus Relinquish Time) |

NOTES
Timing Specifications are guaranteed by design, not production tested. All input control signals are
specified with $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}(10 \%$ to $90 \%$ of +5 V ) and timed from a voltage level of +1.6 V . Data is timed from
$\mathrm{V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$.
${ }^{2}$ When using an external clock source the $\overline{W R}$ pulse width must be extended to provide the minimum
auto-zero cycle time of $10 \mu \mathrm{~s}$. See "External Clock Operation"
$\mathrm{t}_{11}$ is measured with the load circuits of Figure 3 and defined as the time required for an output to cross 0.8 V or 2.4 V .
$t_{12}$ is defined as the time required for the data lines to change 0.5 V when loaded with the circuits of Figure 4 .
Specifications subject to change without notice


Figure 2. Read Cycle Timing

a. $V_{O H}$ to High-Z
b. $V_{O L}$ to High-Z

Figure 4. Load Circuits for Output Float Delay Test $\left(t_{12}\right)$

## AD7578

## ABSOLUTE MAXIMUM RATINGS

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{Cunless}$ otherwise stated)

| $\mathrm{V}_{\mathrm{DD}}$ to DGND | $-0.3 \mathrm{~V},+17 \mathrm{~V}$ |
| :---: | :---: |
| $V_{\text {Ss }}$ to DGND | $+0.3 \mathrm{~V},-7 \mathrm{~V}$ |
| AGND to DGND | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}+0.3 \mathrm{~V}$ |
| $\mathrm{V}_{\mathrm{CC}}$ to DGND | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| $\mathrm{V}_{\text {REF }}$ to AGND | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| AIN to AGND | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Input Voltage to DGND (Pins 16-19, 21) | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Output Voltage to DGND <br> (Pins 8-15, 20) | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating Temperature Range |  |
| Commercial (K Version) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Industrial (B Version) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Extended (T Version) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V , which readily accumulate on the human body and on test equipment, can discharge without detection. Although these devices feature proprietary ESD protection circuitry, permanent damage may still occur on these devices if they are subjected to high energy electrostatic discharges. Therefore, proper precautions are recommended to avoid any performance degradation or loss of functionality
tresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is no implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ORDERING GUIDE

|  |  | Total <br> Unadjusted <br> Error |  |
| :--- | :--- | :--- | :--- |
| Model $^{1}$ | Temperature <br> Range | Package <br> Option $^{2}$ |  |
| AD7578KN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{N}-24$ |
| AD7578BQ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | Q-24 |
| AD7578TQ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | $\mathrm{Q}-24$ |

${ }^{1}$ To order MIL-STD-883 Class B processed parts, add /883B to pan number. Contact local sales office for military data sheet.
${ }^{2} \mathrm{~N}=$ Plastic DIP; $\mathrm{Q}=$ Cerdip.

DIP PIN CONFIGURATION


## PIN FUNCTION DESCRIPTION

| PIN | MNEMONIC | DESCRIPTION |  |  |
| :---: | :---: | :---: | :---: | :---: |
| 1 | CAZ | Autozero Capacitor Input. Connect other side of capacitor to AGND. |  |  |
| 2 | AIN | Analog Input |  |  |
| 3 | N/C | No Connect pin |  |  |
| 4 | $\mathrm{V}_{\text {ReF }}$ | Voltage reference input. The AD7578 is specified with $\mathrm{V}_{\text {REF }}=+5.0 \mathrm{~V}$. |  |  |
| 5 | AGND | Analog Ground |  |  |
| 6 | DGND | Digital Ground |  |  |
| 7 | $\mathrm{V}_{\text {CC }}$ | Logic Supply. For $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$ digital inputs and outputs are TTL compatible. |  |  |
| 8-15 |  | Three state data outputs. They become active when $\overline{\mathrm{CS}} \& \overline{\mathrm{RD}}$ are brought low. Individual pin function is dependent upon the Byte Select (BYSL) input. |  |  |
|  |  | DATA BUS OUTPUT, $\overline{\text { CS }}$ \& $\overline{\mathrm{RD}}=$ LOW |  |  |
|  |  |  | BYSL $=$ HIGH | BYSL = LOW |
|  |  | Pin 8 | BUSY ${ }^{1}$ | DB7 |
|  |  | Pin 9 | LOW ${ }^{2}$ | DB6 |
|  |  | Pin 10 | LOW $^{2}$ | DB5 |
|  |  | Pin 11 | LOW ${ }^{2}$ | DB4 |
|  |  | Pin 12 | DB11 (MSB) | DB3 |
|  |  | Pin 13 | DB10 | DB2 |
|  |  | Pin 14 | DB9 | DB1 |
|  |  | Pin 15 | DB8 | DB0(LSB) |
|  |  | 'BUSY (Pin 8) is a converter status flag and is HIGH during a conversion. <br> ${ }^{2}$ Pins $9-11$ output a logic LOW when BYSL is HIGH. <br> DB11-DB0 are the 12-bit conversion results, DB11 is the MSB. |  |  |
| 16 | $\overline{\mathrm{RD}}$ | READ input. This active LOW signal, in combination with $\overline{\mathrm{CS}}$, is used to enable the output data threestate drivers. |  |  |
| 17 | $\overline{\text { CS }}$ | CHIP SELECT Input. Decoded device address, active LOW. Used in combination with either $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ for control. |  |  |
| 18 | $\overline{\text { WR }}$ | WRITE Input. This active LOW signal, in combination with $\overline{\mathrm{CS}}$, is used to start a new conversion. When the AD7578 internal clock is used, the minimum $\overline{W R}$ pulse width is t 2 (INT). When an external clock source is used, the minimum $\overline{\mathrm{WR}}$ pulse width must be extended to include the autozero cycle time. For external clock operation, the minimum $\overline{\mathrm{WR}}$ pulse width is t 2 (EXT). |  |  |
| 19 | BYSL | BYTE SELECT. This control input determines whether the high or low byte of data is placed on the output data bus during a data READ operation ( $\overline{\mathrm{CS}} \& \overline{\mathrm{RD}}$ LOW). See description of pins 815. |  |  |
| 20 | $\overline{\text { BUSY }}$ | $\overline{\text { BUSY }}$ indicates converter status. $\overline{\mathrm{B}} \overline{S S Y}$ is LOW during conversion, otherwise $\overline{\mathrm{BUSY}}$ is held at a logic HIGH. |  |  |
| 21 | CLK | CLOCK Input for interna/external clock operation. |  |  |
|  |  | Internal : Connect $\mathrm{R}_{\mathrm{CLK}}$ and $\mathrm{C}_{\mathrm{CLK1}} / \mathrm{C}_{\mathrm{CLK2}}$ timing components. See Figure 6 and Figure 7. External : Connect external 74HC compatible clock source as shown in Figure 8. |  |  |
| 22 | N/C | No connect pin. |  |  |
| 23 | $\mathrm{v}_{\text {ss }}$ | Negative supply, -5V. |  |  |
| 24 | $\mathrm{V}_{\mathrm{DD}}$ | Positive supply, +15 V . |  |  |

## AD7578

## Operating Information

## OPERATIONAL DIAGRAM

An operational diagram for the AD7578 is shown in Figure 5. The only passive components required are the autozero capacitor $\mathrm{C}_{\mathrm{A} Z}$ and timing components $\mathrm{R}_{\mathrm{CLK}}, \mathrm{C}_{\mathrm{CLK} 1} \& \mathrm{C}_{\mathrm{CLK} 2}$ for the internal clock oscillator. If the AD7578 is to be used with an external clock source, then only $\mathrm{C}_{\mathrm{AZ}}$ is required. Individual pin functions are described in detail on the previous page.


Figure 5. AD7578 Operational Diagram
INTERNAL CLOCK OPERATION
The clock circuitry for internal clock operation is shown in Figure 6 and the AD7578 operating waveforms are shown in Figure 7.


Figure 6. Circuitry Required for Internal Clock Operation


Figure 7. Operating Waveforms - Internal Clock
Between conversions ( $\overline{\text { BUSY }}=\mathrm{HIGH}$ ) the AD7578 is in the autozero cycle. When WR goes LOW (with $\overline{\mathrm{CS}}$ LOW) to start a
new conversion, the autozero capacitor $\mathrm{C}_{\mathrm{A} Z}$ charges to AIN $\mathrm{V}_{\mathrm{OS}}$ where $\mathrm{V}_{\mathrm{OS}}$ is the input offset voltage of the autozero comparator.
A minimum time of $10 \mu s$ is required for this autozero cycle. In applications using the internal clock oscillator, it is not necessary for $\overline{\mathrm{WR}}$ to remain LOW for this period of time since it is automatically provided by the AD7578. This is achieved by switching a constant current load across the clock capacitors, $\mathrm{C}_{\mathrm{CLK} 1}$ and $\mathrm{C}_{\mathrm{CLK} 2}$, causing the voltage at the CLK input pin to slowly decay from $\mathrm{V}_{\mathrm{CC}}$. This occurs after $\overline{\mathrm{WR}}$ returns HIGH. The Schmitt trigger circuit monitoring the voltage on the CLK input ends the autozero cycle when its LOW input trigger level is reached. At this point, the constant current load across the clock capacitors is removed allowing them to charge towards $\mathrm{V}_{\mathrm{CC}}$ via $\mathrm{R}_{\mathrm{CLK}}$. When the voltage at the CLK input reaches the HIGH trigger level, the constant current load is replaced across $\mathrm{C}_{\mathrm{CLK} 1}$ and $\mathrm{C}_{\mathrm{Cl} / 22}$. The MSB decision is made when the LOW trigger level is reached. This cycle repeats itself 12 times to provide 12 clock pulses for the conversion cycle. The circuit arrangement of Figure 6 provides the relatively slow autozero cycle time at the beginning of a conversion while allowing the clock oscillator to speed up once the autozero cycle is complete

## EXTERNAL CLOCK OPERATION

For external clock operation $\mathrm{R}_{\mathrm{CLK}}, \mathrm{C}_{\mathrm{CLK} 1}$ and $\mathrm{C}_{\mathrm{CLK} 2}$ are discarded and the CLK input is driven from a 74 HC compatible clock source. The mark/space ratio of the external clock can vary from 40/60 to 60/40. The AD7578 $\overline{\mathrm{WR}}$ pulse width must now be extended to provide the minimum autozero cycle time of $10 \mu \mathrm{~s}$ since this is no longer provided automatically by the AD7578 Referring to the operating waveforms of Figure 9, the minimum WR pulse width when using an external clock source is $t_{2}$ (EXT) The $\overline{\mathrm{CS}}$ input must now remain valid for the extended $\overline{\mathrm{WR}}$ pulse width. One approach to stretching the available $\mu \mathrm{P}$ signals is shown in the general 8 -bit $\mu \mathrm{P}$ interface circuit of Figure 20. It is not necessary to synchronize the external clock source with the extended WR pulse width, the MSB decision being made on the second falling edge of the clock input after the $\overline{\mathrm{WR}}$ input returns HIGH.


Figure 8. External Clock Operation


Figure 9. Operating Waveforms - External Clock

## AD7578

## READING DATA

The 12-bit conversion data plus a converter status flag are available over an 8-bit wide data bus. Data is transferred from the AD7578 in right-justified format (i.e., the LSB is the most right-hand bit in a 16-bit word). Two READ operations are required, the Byte Select (BYSL) input determining which byte-8 least significant bits or 4 most significant bits plus status flag-is to be read first.

Since the AD7578 uses the successive approximation register (SAR) to hold conversion results (refer to Functional Diagram) it is necessary to wait until a conversion is finished before reading valid 12-bit data. Executing a READ instruction (HIGH or LOW byte) to the AD7578 while a conversion is in progress will place the existing contents of the SAR onto the data bus. Three different approaches can ensure valid 12-bit data is available for reading.

1. Insert a software delay greater than the ADC conversion time between the conversion start instruction and the data read instructions.
2. At user-defined intervals after a conversion start instruction, poll the internal converter status flag, BUSY. This signal is available on pin 8 during a HIGH byte READ instruction and is the most left-hand bit in a 16 -bit right-justified word. The status bit can be shifted into a microprocessor's ac-cumulator-carry position for testing (BUSY is HIGH during conversion).
3. Use the externally available $\overline{\mathrm{BUSY}}$ (pin 20) signal as an interrupt to the microprocessor. This signal is LOW during a conversion and returns HIGH at conversion end.
Executing a WRITE instruction to the AD7578 while a conversion is in progress will restart the conversion.

## COMPONENT SELECTION

1. Autozero Capacitor, $\mathrm{C}_{\mathrm{AZ}}$

The autozero capacitor must be a low leakage, low dielectric absorption type such as polystyrene, polypropylene or teflon. To minimize noise connect the outside foil of $\mathrm{C}_{\mathrm{AZ}}$ to AGND (pin 5), the analog system ground. $\mathrm{C}_{\mathrm{AZ}}$ should be $2,200 \mathrm{pF}$.
2. Clock Oscillator Components, $\mathrm{R}_{\mathrm{CLK}}, \mathrm{C}_{\mathrm{CLK} 1}$ and $\mathrm{C}_{\mathrm{CLK} 2}$ Clock pulses are generated by the action of series connected capacitors, $\mathrm{C}_{\mathrm{CLK} 1}$ and $\mathrm{C}_{\mathrm{CLK} 2}$ charging through an external resistor $\mathrm{R}_{\mathrm{CLK}}$ and discharging through an internal switch. Nominal conversion time versus temperature for the recommended $\mathrm{R}_{\mathrm{CLK}}$ and $\mathrm{C}_{\mathrm{CLK} 1} / \mathrm{C}_{\mathrm{CLK} 2}$ combination is shown in Figure 10. Due to process variations, the actual operating frequency for this $\mathrm{R}_{\mathrm{CLK}}$ and $\mathrm{C}_{\mathrm{CLK} 1} / \mathrm{C}_{\mathrm{CLK} 2}$ combination can vary from device to device by up to $20 \%$. For this reason, Analog Devices recommends using an external clock in the following situations:
a. Applications requiring a conversion time which is within $20 \%$ of $100 \mu \mathrm{~s}$, the maximum conversion time for specified accuracy (a 140 kHz clock frequency gives a $100 \mu \mathrm{~s}$ conversion time)
b. Applications which cannot accommodate conversion time differences which may occur due to unit clock frequency variations or temperature variations.
It is possible to replace the fixed $\mathrm{R}_{\text {CILK }}$ resistor with a 50 k potentiometer in series with a fixed $22 \mathrm{k} \Omega$ resistor to allow individual adjustment of internal clock frequency. Reducing the value of $\mathrm{R}_{\text {CLK }}$ from 56 k to 47 k decreases the conversion time by typically $12 \mu \mathrm{~s}$.


Figure 10. Typical Conversion Time vs. Temperature Using Internal Clock

## AD7578

APPLYING THE AD7578
The high input impedance of the analog input, AIN, allows simple analog interfacing. Zero to +5 V signal sources can be connected directly to the analog input without additional buffering for source impedances up to $5 \mathrm{k} \Omega$ (see Figure 11). The input/output transfer characteristic and transition points for this input signal range are shown in Figure 12 and Table I respectively. The designed transition points on the AD7578 transfer characteristic occur on integer multiples of 1LSB. The output code is Natural Binary with ILSB $=$ (F.S.) $(1 / 4096)=(5 / 4096) \mathrm{V}=1.22 \mathrm{mV}$


Figure 11. Unipolar 0 to +5 V Operation

analog input, any channel
Figure 12. Ideal Input/Output Transfer Characteristic for Unipolar Circuit of Figure 11

Table I. Transition Points for Unipolar 0 to $+5 V$ Operation

| Analog Input, Volts | Digital Output |
| :---: | :---: |
| 0.00122 | 000001 |
| 0.00244 | 000010 |
| 2.49878 | 011111 |
| 2.50000 | 100000 |
| 2.50122 | 100001 |
| 4.99756 | 111110 |
| 4.99878 | 111111 |

Signal ranges other than 0 to +5 V are easily accommodated by using resistor divider networks to produce 0 to +5 V signal ranges at the AD7578 input pins. Figure 13 shows a divider network to allow an input signal range of 0 to +10 V . The input resistors must be selected to match within $0.01 \%$ and should be the same type and from the same manufacturer so that their temperature coefficients match. Note that since the source impedance has not been included in the resistor divider ratio, it must now be as low as possible. For Figure 13 with a source impedance of $0.5 \Omega$ the maximum error across the network is approximately 0.5 LSB. The LSB size is (F.S.) $(1 / 4096)=$ $(10 / 4096) \mathrm{V}=2.44 \mathrm{mV}$.


Figure 13. Unipolar 0 to +10 V Operation
Bipolar signal ranges of -5 V to +5 V are accommodated by referencing the resistor divider network to $\mathrm{V}_{\text {REF }}$ as shown in Figure 14. With the resistor values shown, the signal source must be capable of sinking 0.5 mA . The input/output transfer characteristic and transition points for this $\pm 5 \mathrm{~V}$ signal range are shown in Figure 15 and Table II respectively. The output code is Offset Binary with an LSB size of $($ F.S. $)(1 / 4096)=(10 / 4096) \mathrm{V}$ $=2.44 \mathrm{mV}$.
With an analog input $\left(\mathrm{V}_{\mathrm{S}}\right)$ of -1.22 mV , the input offset voltage of A1 should be adjusted until the ADC output flickers between 011111111111 and 100000000000 . Alternatively the $-1 / 2 \mathrm{LSB}$ signal offset can be included in the signal conditioning electronics.


Figure 14. Bipolar $-5 V$ to $+5 V$ Operation


Figure 15. Ideal Input/Output Transfer Characteristic for Bipolar Circuit of Figure 14

Table II. Transition Points for Bipolar -5V to +5V Operation

| Analog Input, Volts | Digital Output |
| :--- | :--- |
| -4.99878 | 000001 |
| -4.99634 | 000010 |
| -0.00122 | 100000 |
| +0.00122 | 100001 |
| +4.99389 | $\tilde{\sim}$ |
| +4.99634 | 111110 |
|  | 111111 |

## AD7578

## Applications

Power Supply Decoupling: All power supplies to the AD7578 should be bypassed with either $10 \mu \mathrm{~F}$ tantulum or electrolytic capacitors. To ensure good high frequency performance, each capacitor should be bypassed with an $0.01 \mu \mathrm{~F}$ disc ceramic capacitor. All capacitors should be placed as close as possible to the AD7578.
Reference Circuit: Figure 16 shows how to configure an AD584LH to produce a reference voltage of 5.00 V . R2 provide a typical adjustment range of $\pm 75 \mathrm{mV}$. The AD584LH will contribute less than 1LSB of gain error over the commercial temperature range.


Figure 16. AD584LH as Reference Generator
Transient currents flow at the $\mathrm{V}_{\text {REF }}$ input during a conversion. To avoid dynamic errors place a $0.01 \mu \mathrm{~F}$ disc ceramic capacitor from the $\mathrm{V}_{\mathrm{REF}}$ pin to $A G N D$.

Proper Layout: Layout for a printed circuit board should ensure that digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or close to the autozero capacitor. The analog inputs, the reference input and the autozero input should be screened by AGND.
A single point analog ground separate from the logic system ground should be established at pin 5 (AGND) or as close as possible to the AD7578. This single point analog ground should be connected to the digital system ground, to which pin 6 (DGND) is connected, at one point only and as close to the AD7578 as possible. The autozero capacitor, bypass capacitors for the reference input and the analog supplies, AIN common and any input signal screening should be returned to the analog ground point. Low impedance analog and digital power supply common returns are essential to low noise operation of the ADC and the foil width for these tracks should be as wide as possible.
Noise: Input signal leads to AIN and signal return leads from AGND (pin 5) should be kept as short as possible to minimize input noise coupling. In applications where this is not possible, a shielded cable between source and ADC is recommended. Also since any potential difference in grounds between the signal source and ADC appears as an error voltage in series with the input signal, attention should be paid to reducing the ground circuit impedances as much as possible.

In applications where the AD7578 data outputs are connected to a continuously busy (and noisy) microprocessor bus it is possible to get LSB errors in conversion results. These errors are due to feedthrough from the microprocessor bus to the autozero comparator. The problem exists only for ceramic package versions of the AD7578.
Stopping bus activity during a conversion eliminates this problem. Alternatively the AD7578 can be isolated from the microprocessor bus by means of three-state buffers.

## Microprocessor Interfacing

## MICROPROCESSOR INTERFACING

When the AD7578 is used with its own internal clock oscillator microprocessor interfacing is straightforward and requires at most a few external gates (see Figures 17 through 19, 21 and 22). When the AD7578 is used with an external clock source, additional circuitry is required to extend the $\mu \mathrm{P}$ control signals (see Figure 20).

MC6800, MC6809 and 6502 MICROPROCESSORS
A typical interface to the AD7578 with any of the above microprocessors is shown in Figure 17. The decoder can be enabled high using VMA in 6800 systems or enabled low by NOR'ing $\phi_{0}$ and $\phi_{2}$ in 6502 systems or by NOR'ing $E$ and $Q$ in 6809 systems. Address line A2 of the 6800 has been tied to BYSL of the AD7578. Assuming the AD7578 is assigned a memory block starting at address 8000 H , a write instruction to any address in this block will start a conversion. To read the conversion results,
it is necessary only to bring control inputs $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ low. The BYSL input (tied to A2 of the $\mu \mathrm{P}$ ) determines whether the data high or low byte is placed onto the 8 -bit data bus. A read instruction to address 8000 H will result in the low byte of data being transferred to the $\mu$ P (BYSL = Low). Similarly a read instruction to any address having A 2 HIGH and within the assigned memory block, e.g., 8004 H , transfers the high byte of data to the $\mu \mathrm{P}$. The converter status flag BUSY can be polled at intervals to check whether the present conversion has finished and valid 12-bit data is available. This is accomplished by the following instructions on the 6800:

| LDA | A | $\$ 8004$ | Load Flag from AD7578 <br> ASL |
| :--- | :--- | :--- | :--- |
| A |  | Shift Flag into Carry <br> BCC |  |
| FETCH | Branch to Data Fetch <br> Subroutine if BUSY is LOW |  |  |

## AD7578



Figure 17. AD7578-MC6800, 6809, 6502 Interface

## 8085A, Z80 MICROPROCESSORS

A typical interface to either of these microprocessors is shown in Figure 18. Not shown in the figure is the 8 -bit latch required to demultiplex the 8085A common address/data bus. This interface uses slightly different low-level address decoding than the previous interface. Address line A0 of the $\mu \mathrm{P}$ has been tied to BYSL of the AD7578. This allows the 16 -bit data move instructions on both the 8085A and the Z 80 to be used when reading conversion results. Assuming the AD7578 is again assigned a memory block starting at address 8000 H , a write instruction to any address in this block will start a conversion. The 12-bit conversion results can be read (low byte first then high byte) by a single read instruction;

On the 8085A
LHLD 8000
moves the conversion results into register pair HL
On the $\mathbf{Z 8 0}$
LD BC, (8000)
moves the conversion results into register pair BC


Figure 18. AD7578-8085A, 280 Interface

## MC68000, MC68008 MICROPROCESSOR

Figure 19 shows an AD7578-MC68000/MC68008 interface Address line Al of the $\mu \mathrm{P}$ has been connected to BYSL of the AD7578. With the simple decoding logic shown in Figure 19, the AD7578 is decoded in a memory block from C 000 H to FFFFH. A write instruction to any one of these addresses will start a conversion, i.e.

MOVE. W D0 \$C004
starts a conversion. When the conversion is complete, the $\mu \mathrm{P}$ acquires the result by reading from the AD7578, i.e,

$$
\text { MOVEP. W } \$ 000(\mathrm{~A} 2), \quad \text { D0 }
$$

This instruction places the conversion data in the D 0 register of the $\mu \mathrm{P}$. Address register A2 should contain an odd-order address (having Al high) for the AD7578, e.g., \$C003.


Figure 19. AD7578-MC68000/MC68008 Interface

## MICROPROCESSOR INTERFACE TO AD7578 WITH

 EXTERNAL CLOCKFigure 20 shows the additional circuitry generally required to interface an 8 -bit $\mu \mathrm{P}$ to the AD7578 operating from an externa clock source. During a write operation, the 74121 monostable (one-shot) is triggered to latch the low level on the $\overline{\mathrm{CS}}$ input into the 7477, a 4-bit bistable latch. The monostable timing components (not shown in Figure 20) should be chosen to provide an output pulse width corresponding to $\mathrm{t}_{2}$ (EXT), the minimum autozero cycle time. To avoid any possibility of spurious triggering the monostable should be enabled by a valid memory address signal. During a data read cycle, the 7477 latch is transparent and data is read normally. Note that the $\mu \mathrm{P}$ write and read cycle times are unaffected by the interface circuitry.


Figure 20. Interface to AD7578 Using External Clock

## 8088, 8086 MICROPROCESSORS

Figure 21 shows an AD7578-8088 interface.
Address line A0 of the $\mu \mathrm{P}$ is connected to BYSL of the AD7578. With the simple decoding shown in Figure 21 the AD7578 is decoded in a memory block from 4000 H to 7 FFFH .
A write instruction to any one of these addresses will start a conversion, i.e,

MOV 4004, AX
starts a conversion. When the conversion is finished the 8088 acquires the result by reading from the AD7578, i.e.,

MOV AX, 4000
places the conversion data in the accumulator.


Figure 21. AD7578-8088 Interface

Figure 22 shows an AD7578-8086 interface. Address line A1 of the $\mu \mathrm{P}$ is connected to BYSL of the AD7578. The AD7578 is again decoded in a memory block from 4000 H to 7 FFFH .
A write instruction to any one of these addresses will start a conversion, i.e,

MOV 4008, AX
starts a conversion. When the conversion is finished, the 8086 acquires the result by reading from the AD7578 in two read cycles, i.e.,

MOV AL, 4000
MOV AH, 4002
places the conversion data in the accumulator.


Figure 22. AD7578-8086 Interface

AD7578-AD585 SAMPLE-HOLD INTERFACE
Figure 23 shows an AD585 Sample-Hold Amplifier driving the analog input of the AD7578. At a sampling frequency of 8 kHz the maximum input signal frequency is 4 kHz . The AD7578 is configured for bipolar operation to allow an input signal swing of $\pm 5 \mathrm{~V}$. No clock components are shown for the AD7578 but the conversion time should be adjusted for 100 microseconds. With an external hold capacitor of 100 pF , the acquisition time for the sample-hold amplifier is 10 microseconds. The circuit operates from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.
To take a sample of the input, a WRITE instruction is executed to the AD7578 control inputs. The converter busy flag, $\overline{\text { BUSY }}$, is driven low indicating that a conversion is in progress. The falling edge of this BUSY signal places the sample-hold amplifier into the HOLD mode "freezing" the input signal to the AD7578. After 100 microseconds the conversion is finished and the BUSY signal is brought high. This allows a time of 25 microseconds for the AD585 to come out of the hold mode and acquire the input signal in time for the next sample. Between the end of one conversion and the start of the next, the conversion results must be read from the converter.

Careful circuit layout and power supply decoupling are necessary to obtain maximum performance from the system. Decoupling capacitors in the diagram are all $10 \mu \mathrm{~F}$ electroytics in parallel with $0.01 \mu \mathrm{~F}$ disc ceramics.

## AD7578



Figure 23. AD7578 - AD585 Interface

MECHANICAL INFORMATION OUTLINE DIMENSIONS
Dimensions shown in inches and ( mm

## 24-Pin Plastic (N-24)



24-Pin Cerdip (Q-24)


