Quad 7 ns Single Supply Comparator

FEATURES<br>+5 V Single-Supply Operation<br>7 ns Propagation Delay<br>Low Power<br>Separate Input and Output Sections<br>TTL and CMOS Logic Compatible Outputs<br>Wide Output Swing<br>TSSOP, SOIC and PDIP Packages<br>APPLICATIONS<br>High Speed Timing<br>Line Receivers<br>Data Communications<br>High Speed V-to-F Converters<br>Battery Operated Instrumentation<br>High Speed Sampling Systems<br>Window Comparators<br>Read Channel Detection<br>PCMCIA Cards<br>Upgrade for MAX901 Designs

## GENERAL DESCRIPTION

The AD8564 is quad 7 ns comparator with separate input and output supplies, thus enabling the input stage to be operated from $\pm 5 \mathrm{~V}$ dual supplies or a +5 V single supply while maintaining a CMOS/TTL-compatible output.
Fast 7 ns propagation delay makes the AD8564 a good choice for timing circuits and line receivers. Independent analog and digital supplies provide excellent protection from supply pin interaction. The AD8564 is pin compatible with the MAX901, and has lower supply currents.

All four comparators have similar propagation delays. The propagation delay for rising and falling signals is similar, and tracks over temperature and voltage. These characteristics make the AD8564 a good choice for high speed timing and data communications circuits. For a similar dual comparator with a latch function, please see the AD8598 data sheet. For a similar single comparator with latch function, please see the AD8561 data sheet.

The AD8564 is specified over the industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ temperature range. The quad AD8564 is available in the $16-$ lead plastic DIP, narrow SO-16 surface mount, and 16-lead TSSOP packages.

REV. A

[^0]PIN CONFIGURATIONS


16-Lead TSSOP
(RU-Suffix)
RU-16


AD8564-SPECIFICATIONS


\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Conditions \& Min \& Typ \& Max \& Units \\
\hline \begin{tabular}{l}
INPUT CHARACTERISTICS \\
Offset Voltage \\
Offset Voltage Drift Input Bias Current \\
Input Offset Current \\
Input Common-Mode Voltage Range Common-Mode Rejection Ratio Large Signal Voltage Gain Input Capacitance
\end{tabular} \& \begin{tabular}{l}
\(\mathrm{V}_{\mathrm{OS}}\) \\
\(\Delta \mathrm{V}_{\mathrm{OS}} / \Delta \mathrm{T}\) \\
\(\mathrm{I}_{\mathrm{B}}\) \\
\(\mathrm{I}_{\mathrm{B}}\) \\
\(\mathrm{I}_{\mathrm{OS}}\) \\
\(V_{C M}\) \\
CMRR \\
\(\mathrm{A}_{\mathrm{vo}}\) \\
\(\mathrm{C}_{\text {IN }}\)
\end{tabular} \& \[
-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}
\]
\[
\begin{aligned}
\& \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V} \\
\& -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\
\& \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}
\end{aligned}
\]
\[
\begin{aligned}
\& 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+3.0 \mathrm{~V} \\
\& \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega
\end{aligned}
\] \& \[
\begin{aligned}
\& 0 \\
\& 65
\end{aligned}
\] \& \[
\begin{aligned}
\& 2.3 \\
\& 4 \\
\& \\
\& \\
\& \\
\& 85 \\
\& 3000 \\
\& 3.0
\end{aligned}
\] \& \[
\begin{aligned}
\& 7 \\
\& 8 \\
\& \\
\& \pm 4 \\
\& \pm 9 \\
\& \pm 3 \\
\& +2.75
\end{aligned}
\] \& \[
\begin{aligned}
\& \mathrm{mV} \\
\& \mathrm{mV} \\
\& \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\
\& \mu \mathrm{~A} \\
\& \mu \mathrm{~A} \\
\& \mu \mathrm{~A} \\
\& \mathrm{~V} \\
\& \mathrm{~dB} \\
\& \mathrm{~V} / \mathrm{V} \\
\& \mathrm{pF}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
DIGITAL OUTPUTS \\
Logic "1" Voltage Logic "0" Voltage
\end{tabular} \& \begin{tabular}{l}
\(\mathrm{V}_{\mathrm{OH}}\) \\
\(\mathrm{V}_{\mathrm{OL}}\)
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{I}_{\mathrm{OH}}=-3.2 \mathrm{~mA}, \Delta \mathrm{~V}_{\mathrm{IN}}>250 \mathrm{mV} \\
\& \mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}, \Delta \mathrm{~V}_{\mathrm{IN}}>250 \mathrm{mV}
\end{aligned}
\] \& 2.4 \& \[
\begin{aligned}
\& 3.5 \\
\& 0.3 \\
\& \hline
\end{aligned}
\] \& 0.4 \& \[
\begin{aligned}
\& \mathrm{V} \\
\& \mathrm{~V}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
DYNAMIC PERFORMANCE \\
Propagation Delay \\
Propagation Delay Differential Propagation Delay (Rising Propagation Delay vs. Falling Propagation Delay) Rise Time Fall Time
\end{tabular} \& \(t_{P}\)
\(t_{P}\)

$\Delta t_{P}$ \& | 200 mV Step with 100 mV Overdrive $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}^{1}$ |
| :--- |
| 100 mV Step with 5 mV Overdrive ${ }^{1}$ |
| 100 mV Step with 20 mV Overdrive ${ }^{1}$ $20 \%$ to $80 \%$ |
| $20 \%$ to $80 \%$ | \& \& \[

$$
\begin{aligned}
& 6.75 \\
& 8 \\
& \\
& 0.5 \\
& 3.8 \\
& 1.5
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 9.8 \\
& 13
\end{aligned}
$$
\]

\[
2.0

\] \& | ns |
| :--- |
| ns ns |
| ns |
| ns |
| ns | <br>


\hline | POWER SUPPLY |
| :--- |
| Power Supply Rejection Ratio Analog Supply Current Digital Supply Current Analog Supply Current | \& | PSRR |
| :--- |
| $\mathrm{I}_{+ \text {ANA }}$ |
| $\mathrm{I}_{\text {DIG }}$ |
| $\mathrm{I}_{\text {-ANA }}$ | \& \[

$$
\begin{aligned}
& +4.5 \mathrm{~V} \leq \mathrm{V}_{+ \text {ANA }} \text { and } \mathrm{V}_{+ \text {DIG }} \leq+5.5 \mathrm{~V} \\
& -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\
& \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\
& -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\
& -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}
\end{aligned}
$$

\] \& \& \[

$$
\begin{aligned}
& 80 \\
& 10.5 \\
& 6.0 \\
& -7.0
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 14.0 \\
& 15.6 \\
& 7.0 \\
& 8.0 \\
& 14.0 \\
& 15.6
\end{aligned}
$$

\] \& | dB |
| :--- |
| mA |
| mA |
| mA |
| mA |
| mA |
| mA | <br>

\hline
\end{tabular}

NOTES
${ }^{1}$ Guaranteed by design.
Specifications subject to change without notice.

## ELECTRICAL SPECIFICATIONS ( $\mathrm{V}_{+\mathrm{ANA}}=\mathrm{V}_{+\mathrm{DIG}}=+5.0 \mathrm{~V}, \mathrm{~V}_{-\mathrm{ANA}}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS Offset Voltage | $\mathrm{V}_{\text {Os }}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |  | 2.3 | $\begin{aligned} & 7 \\ & 8 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Offset Voltage Drift | $\Delta \mathrm{V}_{\mathrm{OS}} / \Delta \mathrm{T}$ |  |  | 4 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | $\pm 4$ | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathrm{B}}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |  |  | $\pm 9$ | $\mu \mathrm{A}$ |
| Input Offset Current | $\mathrm{I}_{\text {OS }}$ | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | $\pm 3$ | $\mu \mathrm{A}$ |
| Input Common-Mode Voltage Range | $\mathrm{V}_{\mathrm{CM}}$ |  | -4.9 |  | +3.5 | V |
| Common-Mode Rejection Ratio | CMRR | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+3.0 \mathrm{~V}$ | 65 | 85 |  | dB |
| Large Signal Voltage Gain | $\mathrm{A}_{\mathrm{Vo}}$ | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  | 3000 |  | V/V |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ |  |  | 3.0 |  | pF |
| DIGITAL OUTPUTS |  |  |  |  |  |  |
| Logic "1" Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{OH}}=-3.2 \mathrm{~mA}, \Delta \mathrm{~V}_{\mathrm{IN}}>250 \mathrm{mV}$ | 2.6 | 3.6 |  | V |
| Logic "0" Voltage | $\mathrm{V}_{\text {OL }}$ | $\mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}, \Delta \mathrm{~V}_{\text {IN }}>250 \mathrm{mV}$ |  | 0.2 | 0.3 | V |

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Parameter \& Symbol \& Conditions \& Min \& Typ \& Max \& Units \\
\hline \begin{tabular}{l}
DYNAMIC PERFORMANCE \\
Propagation Delay \\
Propagation Delay Differential Propagation Delay \\
(Rising Propagation Delay vs. \\
Falling Propagation Delay) Rise Time Fall Time
\end{tabular} \& \(t_{P}\)
\(t_{P}\)

$\Delta t_{P}$ \& | 200 mV Step with 100 mV Overdrive $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}^{1}$ |
| :--- |
| 100 mV Step with 5 mV Overdrive ${ }^{1}$ |
| 100 mV Step with 20 mV Overdrive ${ }^{1}$ $20 \% \text { to } 80 \%$ |
| $20 \%$ to $80 \%$ | \& \& \[

$$
\begin{aligned}
& 6.75 \\
& 8 \\
& 8 \\
& \\
& 0.5 \\
& 3 \\
& 3
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 9.8 \\
& 13
\end{aligned}
$$
\]

\[
2.0

\] \& | ns |
| :--- |
| ns ns |
| ns |
| ns |
| ns | <br>


\hline | POWER SUPPLY |
| :--- |
| Power Supply Rejection Ratio Analog Supply Current Digital Supply Current Analog Supply Current | \& | PSRR |
| :--- |
| $\mathrm{I}_{\text {+ANA }}$ |
| $\mathrm{I}_{\mathrm{DIG}}$ |
| $\mathrm{I}_{\text {ANA }}$ | \& \[

$$
\begin{aligned}
& +4.5 \mathrm{~V} \leq \mathrm{V}_{+ \text {ANA }} \text { and } \mathrm{V}_{+ \text {DIG }} \leq+5.5 \mathrm{~V} \\
& -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\
& \mathrm{~V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\
& -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\
& -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}
\end{aligned}
$$

\] \& 50 \& \[

$$
\begin{aligned}
& 70 \\
& 10.8 \\
& 3.6 \\
& -8.2
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 14.0 \\
& 15.6 \\
& 4.4 \\
& 5.6 \\
& 14.0 \\
& 15.6
\end{aligned}
$$

\] \& | dB |
| :--- |
| mA |
| mA |
| mA |
| mA |
| mA |
| mA | <br>

\hline
\end{tabular}

## NOTES

${ }^{1}$ Guaranteed by design.
Specifications subject to change without notice.

| ABSOLUTE MAXIMUM RATINGS |  |
| :---: | :---: |
| Total Analog Supply Voltage |  |
| Digital Supply Voltage |  |
| Analog Positive Supply-Digital Positive Supply . . . . -600 mV |  |
| Input Voltage ${ }^{1}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 7 \mathrm{~V}$ |  |
| Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . $\pm 8 \mathrm{~V}$ |  |
| Output Short-Circuit Duration to GND . . . . . . . . Indefinite |  |
| Storage Temperature Range |  |
| N, R, RU Package . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Operating Temperature Range . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |
| Junction Temperature Range |  |
| N, R, RU Package . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Lead Temperature Range (Soldering, 10 sec ) | c) . . . . . $+300^{\circ} \mathrm{C}$ |

Digital Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . +17 V
Analog Positive Supply-Digital Positive Supply . . . . . -600 mV
Input Voltage ${ }^{1}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 7$ V
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . 48 V
Output Short-Circuit Duration to GND . . . . . . . . . Indefinite
N, R, RU Package . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature Range . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Junction Temperature Range
Lead Temperature Range (Soldering, 10 sec ) $\ldots . . . .+300^{\circ} \mathrm{C}$

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}{ }^{\mathbf{2}}$ | $\boldsymbol{\theta}_{\mathbf{J C}}$ | Units |
| :--- | :--- | :--- | :--- |
| 16-Lead Plastic DIP (N) | 90 | 47 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 16-Lead Narrow Body SO (R) | 113 | 37 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 16-Lead TSSOP (RU) | 180 | 37 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## NOTES

${ }^{1}$ The analog input voltage is equal to $\pm 7 \mathrm{~V}$ or the analog supply voltage, whichever is less.
${ }^{2} \theta_{\mathrm{JA}}$ is specified for the worst case conditions, i.e., $\theta_{\mathrm{JA}}$ is specified for device in socket for, P-DIP, and $\theta_{\mathrm{JA}}$ is specified for device soldered in circuit board for SOIC and TSSOP packages.

## ORDERING GUIDE

| Model | Temperature <br> Range | Package <br> Description | Package <br> Options |
| :--- | :--- | :--- | :--- |
| AD8564AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Plastic DIP | $\mathrm{N}-16$ |
| AD8564AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Narrow Body SOIC | $\mathrm{R}-16 \mathrm{~A}$ |
| AD8564ARU | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Thin Shrink Small Outline (TSSOP) | $\mathrm{RU}-16$ |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8564 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


Figure 1. Input Offset Voltage vs. Temperature


Figure 4. Input Offset Voltage


Figure 7. Output Low Voltage, $V_{O L}$ vs. Sink Current


Figure 2. Input Bias Current vs. Temperature


Figure 5. Propagation Delay, $t_{\text {PDHL }} /$ $t_{\text {PDLH }}$ vs. Temperature


Figure 8. $I_{\text {tana }}$ : Analog Supply Current/Comparator vs. Supply Voltage


Figure 3. Input Bias Current vs. Input Common-Mode Voltage


Figure 6. Output High Voltage, $V_{O H}$ vs. Source Current


Figure 9. I-ana: Analog Supply Current/Comparator vs. Supply Voltage


Figure 10. $I_{+D I G:}$ Digital Supply Current/Comparator vs. Supply Voltage


Figure 11. $I_{+A N A}$ : Analog Supply Current/Comparator vs. Temperature Comparator vs. Temperature


Figure 13. I+DIG: Digital Supply Current/


Figure 12. I-ANA: Analog Supply Current/Comparator vs. Temperature

## APPLICATIONS

## OPTIMIZING HIGH SPEED PERFORMANCE

As with any high speed comparator or amplifier, proper design and layout techniques should be used to ensure optimal performance from the AD8564. The performance limits of high speed circuitry can easily be a result of stray capacitance, improper ground impedance or other layout issues.
Minimizing resistance from source to the input is an important consideration in maximizing the high speed operation of the AD8564. Source resistance in combination with equivalent input capacitance could cause a lagged response at the input, thus delaying the output. The input capacitance of the AD8564 in combination with stray capacitance from an input pin to ground could result in several picofarads of equivalent capacitance. A combination of $3 \mathrm{k} \Omega$ source resistance and 5 pF of input capacitance yields a time constant of 15 ns , which is slower than the 5 ns capability of the AD8564. Source impedances should be less than $1 \mathrm{k} \Omega$ for the best performance.
It is also important to provide bypass capacitors for the power supply in a high speed application. A $1 \mu \mathrm{~F}$ electrolytic bypass capacitor should be placed within 0.5 inches of each power supply pin to ground. These capacitors will reduce any potential voltage ripples from the power supply. In addition, a 10 nF ceramic capacitor should be placed as close as possible from the
power supply pins to ground. These capacitors act as a charge reservoir for the device during high frequency switching.
A ground plane is recommended for proper high speed performance. This can be created by using a continuous conductive plane over the surface of the circuit board, only allowing breaks in the plane for necessary current paths. The ground plane provides a low inductance ground, eliminating any potential differences at different ground points throughout the circuit board caused from "ground bounce." A proper ground plane also minimizes the effects of stray capacitance on the circuit board.

## OUTPUT LOADING CONSIDERATIONS

The AD8564 output can deliver up to 40 mA of output current without any significant increase in propagation delay. The output of the device should not be connected to more than twenty (20) TTL input logic gates, or drive a load resistance less than $100 \Omega$.
To ensure the best performance from the AD8564 it is important to minimize capacitive loading of the output of the device. Capacitive loads greater than 50 pF will cause ringing on the output waveform and will reduce the operating bandwidth of the comparator. Propagation delay will also increase with capacitive loads above 100 pF .

## AD8564

## INPUT STAGE AND BIAS CURRENTS

The AD8564 uses a PNP differential input stage which enables the input common-mode range to extend all the way from the negative supply rail to within 2.2 V of the positive supply rail. The input common-mode voltage can be found as the average of the voltage at the two inputs of the device. To ensure the fastest response time, care should be taken to not allow the input common-mode voltage to exceed this voltage.
The input bias current for the AD 8564 is $4 \mu \mathrm{~A}$. As with any PNP differential input stage, this bias current will go to zero on an input that is high and will double on an input that is low. Care should be taken in choosing resistor values to be connected to the inputs as large resistors could cause significant voltage drops due to the input bias current.
The input capacitance for the AD8564 is typically 3 pF . This is measured by inserting a $\mathrm{k} \Omega$ source resistance to the input and measuring the change in propagation delay.

## USING HYSTERESIS

Hysteresis can easily be added to a comparator through the addition of positive feedback. Adding hysteresis to a comparator offers an advantage in noisy environments where it is not desirable for the output to toggle between states when the input signal is near the switching threshold. Figure 14 shows a method for configuring the AD8564 with hysteresis.


Figure 14. Configuring the AD8564 with Hysteresis

The input signal is connected directly to the inverting input of the comparator. The output is fed back to the noninverting input through R2 and R1. The ratio of R1 to R1 + R2 establishes the width of the hysteresis window with $\mathrm{V}_{\mathrm{REF}}$ setting the center of the window, or the average switching voltage. The output will switch high when the input voltage is greater than $\mathrm{V}_{\mathrm{HI}}$ and will not switch low again until the input voltage is less than $V_{L O}$ as given in Equation 1:

$$
\begin{align*}
& V_{H I}=\left(V_{+}-1-V_{R E F}\right) \frac{R 1}{R 1+R 2}+V_{R E F} \\
& V_{L O}=V_{R E F}\left(1-\frac{R 1}{R 1+R 2}\right) \tag{1}
\end{align*}
$$

Where $V_{+}$is the positive supply voltage.
The capacitor $\mathrm{C}_{\mathrm{F}}$ can also be added to introduce a pole into the feedback network. This has the effect of increasing the amount of hysteresis at high frequencies. This can be useful when comparing a relatively slow signal in a high frequency noise environment. At frequencies greater than $f_{\mathrm{P}}=\frac{1}{2 \pi C_{F} R 2}$, the hysteresis window approaches $\mathrm{V}_{\mathrm{HI}}=\mathrm{V}_{+}-1 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{LO}}=0 \mathrm{~V}$. At frequencies less than $f_{\mathrm{P}}$ the threshold voltages remain as in Equation 1.

## Spice Model

* AD8564 SPICE Macro-Model Typical Values
* 8/98, Ver. 1.0
* TAM / ADSC
* 
* Node assignments

| $\star$ |  |  | noninvertin |
| :---: | :---: | :---: | :---: |
| * |  |  |  |
| * |  |  | 1 |
| * |  |  | \| |
| * |  |  | \| |
| * |  |  | \| |
| * |  |  | \| |
| * |  |  | \| |
| * |  |  | \| |
| .SUBCKT AD8564 |  |  | 1 |
| * INPUT STAGE |  |  |  |
|  |  |  |  |
| * |  |  |  |
| Q1 | 4 | 3 | 5 PIX |
| Q2 | 6 | 2 | 5 PIX |
| IBIAS | 99 | 5 | 800E-6 |
| RC1 | 4 | 50 | 1k |
| RC2 | 6 | 50 | 1k |
| CL1 | 4 | 6 | $2.5 \mathrm{E}-12$ |
| CIN | 1 | 2 | 3E-12 |
| EOS | 3 | 1 | $(4,6) 1 \mathrm{E}-3$ |

* 
* Reference Voltage
$\star$
EREF $98 \quad 0 \quad$ POLY(2) $(99,0) \quad(50,0) \quad 0 \quad 0.50 .5$
RDUM $98 \quad 0 \quad$ 100E3
GSY 9950 POLY(1) $(99,50) \quad 8 \mathrm{E}-3-2.6 \mathrm{E}-3$
* 
* Gain Stage Av=250 fp=100MHz
* 

| G1 | 98 | 20 | $(4.6)$ |
| :--- | :--- | :--- | :--- |
| R1 | 20 | 98 | 1E3 |
| C1 | 20 | 98 | $16 \mathrm{E}-13$ |
| D1 | 20 | 21 | DX |
| D2 | 22 | 20 | DX |
| V1 | 99 | 21 | DC 0.71 |
| V2 | 22 | 50 | DC 0.71 |

* 
* Output Stage
* 


*

* MODELS
* 

.MODEL PIX $\operatorname{PNP}(\mathrm{BF}=100, \mathrm{VAF}=130, \mathrm{IS}=1 \mathrm{E}-14)$
. $\operatorname{MODEL}$ NOX NPN $(B F=100, \mathrm{VAF}=130, \mathrm{IS}=1 \mathrm{E}-14)$
.MODEL DX D (IS=1E-14,CJO=1E-15)
.ENDS AD8564

## OUTLINE DIMENSIONS

Dimensions shown in inches and（mm）．



[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

