```
FEATURES
SC70 Package
Very Low Is: 1 pA Max
Single-Supply Operation: 5 V to 26 V
Dual-Supply Operation: }\pm2.5\textrm{V}\mathrm{ to }\pm13\textrm{V
Rail-to-Rail Output
Low Supply Current: 630 \muA Typ
Low Offset Voltage: 500 \muV Max
Unity Gain Stable
No Phase Reversal
APPLICATIONS
Photodiode Amplifier
ATE
Line Powered/Battery Powered Instrumentation
Industrial Controls
Automotive Sensors
Precision Filters
Audio
```


## GENERAL DESCRIPTION

The AD8627 is a precision JFET input amplifier. It features true single-supply operation, low power consumption, and rail-to-rail output. The outputs remain stable with capacitive loads of over 500 pF ; the supply current is less than $630 \mu \mathrm{~A}$. Applications for the AD8627 include photodiode transimpedance amplification, ATE reference level drivers, battery management, both line powered and portable instrumentation, and remote sensor signal conditioning including automotive sensors.
The AD8627's ability to swing nearly rail-to-rail at the input and rail-to-rail at the output enables it to be used to buffer CMOS DACs, ASICs, and other wide output swing devices in singlesupply systems.
The 5 MHz bandwidth and low offset are ideal for precision filters.
The AD8627 is fully specified over the extended industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ) temperature range and is available in both 5-lead SC70 and 8-lead SOIC surface mount packages. The SC70 packaged parts are available in tape and reel only.

REV. 0

PIN CONFIGURATIONS

5-Lead SC70
(KS Suffix)


8-Lead SOIC (RN Suffix)


## AD8627-SPECIFICATIONS



| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS <br> Offset Voltage <br> Input Bias Current <br> Input Offset Current <br> Input Voltage Range Common-Mode Rejection Ratio Large Signal Voltage Gain Offset Voltage Drift | Vos <br> $\mathrm{I}_{\mathrm{B}}$ <br> Ios <br> CMRR <br> $\mathrm{A}_{\mathrm{Vo}}$ <br> $\Delta \mathrm{V}_{\text {OS }} / \Delta \mathrm{T}$ | $\begin{aligned} & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V} \text { to } 4.5 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 0 \\ & 66 \\ & 100 \end{aligned}$ | $\begin{aligned} & 0.05 \\ & 0.25 \\ & \\ & \\ & 87 \\ & 230 \\ & 2.5 \end{aligned}$ | 0.5 1 1 500 0.5 25 3 | mV <br> mV <br> pA <br> pA <br> pA <br> pA <br> V <br> dB <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage High <br> Output Voltage Low <br> Output Current | $\begin{aligned} & \mathrm{V}_{\mathrm{OH}} \\ & \mathrm{~V}_{\mathrm{OL}} \\ & \mathrm{I}_{\mathrm{OUT}} \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=2 \mathrm{~mA},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \mathrm{I}_{\mathrm{L}}=2 \mathrm{~mA},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 4.96 \\ & 4.90 \end{aligned}$ | $\pm 10$ | $\begin{aligned} & 0.04 \\ & 0.08 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \end{aligned}$ |
| POWER SUPPLY <br> Power Supply Rejection Ratio Supply Current | $\begin{aligned} & \text { PSRR } \\ & \mathrm{I}_{\mathrm{SY}} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V} \text { to } 26 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ | 80 | $\begin{aligned} & 104 \\ & 630 \end{aligned}$ | $\begin{aligned} & 800 \\ & 800 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate Gain Bandwidth Product Phase Margin | $\begin{aligned} & \text { SR } \\ & \text { GBP } \\ & \emptyset_{\mathrm{O}} \end{aligned}$ |  |  | $\begin{aligned} & 5 \\ & 5 \\ & 60 \end{aligned}$ |  | V/ $\mu \mathrm{s}$ <br> MHz <br> Degrees |
| NOISE PERFORMANCE <br> Voltage Noise Voltage Noise Density Current Noise Density | $\begin{aligned} & e_{\mathrm{n}} \mathrm{p}-\mathrm{p} \\ & \mathrm{e}_{\mathrm{n}} \\ & \mathrm{i}_{\mathrm{n}} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 1.9 \\ & 17.5 \\ & 0.4 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{V} \text { p-p } \\ & \mathrm{nV} / \sqrt{\mathrm{Hz}} \\ & \mathrm{fA} / \sqrt{\mathrm{Hz}} \end{aligned}$ |

Specifications subject to change without notice.

## ELECTRICAL CHARACTERISTICS (@ $V_{s}= \pm 13 v, v_{\text {cn }}=0 v_{,}, T_{n}=25^{\circ}$, unless otherwise noted.)

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS <br> Offset Voltage <br> Input Bias Current <br> Input Offset Current <br> Input Voltage Range Common-Mode Rejection Ratio Large Signal Voltage Gain Offset Voltage Drift | $\mathrm{V}_{\mathrm{OS}}$ <br> $\mathrm{I}_{\mathrm{B}}$ <br> $\mathrm{I}_{\mathrm{OS}}$ <br> CMRR <br> $\mathrm{A}_{\mathrm{vo}}$ <br> $\Delta \mathrm{V}_{\mathrm{OS}} / \Delta \mathrm{T}$ | $\begin{aligned} & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CM}}=-13 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{O}}=-11 \mathrm{~V} \text { to }+11 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -13 \\ & 76 \\ & 150 \end{aligned}$ | $\begin{aligned} & 0.35 \\ & 0.25 \\ & \\ & \\ & 105 \\ & 310 \\ & 2.5 \end{aligned}$ | 0.75 1.75 1 500 0.5 25 +11 | mV <br> mV <br> pA <br> pA <br> pA <br> pA <br> V <br> dB <br> $\mathrm{V} / \mathrm{mV}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage High <br> Output Voltage Low <br> Output Current | $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\text {OL }}$ <br> $\mathrm{V}_{\text {OL }}$ <br> $\mathrm{I}_{\text {OUT }}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=2 \mathrm{~mA},-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{I}_{\mathrm{L}}=2 \mathrm{~mA},-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & +12.96 \\ & +12.92 \end{aligned}$ | $\pm 15$ | $\begin{aligned} & -12.96 \\ & -12.92 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \end{aligned}$ |
| POWER SUPPLY <br> Power Supply Rejection Ratio Supply Current | $\begin{aligned} & \text { PSRR } \\ & \mathrm{I}_{\mathrm{SY}} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V} \text { to } \pm 13 \mathrm{~V} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C} \end{aligned}$ | $80$ | $\begin{aligned} & 104 \\ & 710 \end{aligned}$ | $\begin{aligned} & 900 \\ & 900 \end{aligned}$ | dB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DYNAMIC PERFORMANCE <br> Slew Rate Gain Bandwidth Product Phase Margin | $\begin{aligned} & \text { SR } \\ & \text { GBP } \\ & \emptyset_{\mathrm{O}} \end{aligned}$ |  |  | $\begin{aligned} & 5 \\ & 5 \\ & 60 \end{aligned}$ |  | V/ $\mu \mathrm{s}$ <br> MHz <br> Degrees |
| NOISE PERFORMANCE <br> Voltage Noise Voltage Noise Density Current Noise Density | $\begin{aligned} & \mathrm{e}_{\mathrm{n}} \mathrm{p}-\mathrm{p} \\ & \mathrm{e}_{\mathrm{n}} \\ & \mathrm{i}_{\mathrm{n}} \\ & y_{n} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 2.5 \\ & 16 \\ & 0.5 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{V} \text { p-p } \\ & \mathrm{nV} / \sqrt{\mathrm{Hz}} \\ & \mathrm{fA} / \sqrt{\mathrm{Hz}} \end{aligned}$ |

[^0]
## AD8627

## ABSOLUTE MAXIMUM RATINGS*

```
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 V
Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . V \(\mathrm{V}_{\mathrm{S}-}\) to \(\mathrm{V}_{\mathrm{S}+}\)
Differential Input Voltage . . . . . . . . . . . . . . . \(\pm\) Supply Voltage
Output Short Circuit Duration . . . . . . . . . . . . . . . . . Indefinite
Storage Temperature Range
    RN Package . . . . . . . . . . . . . . . . . . . . . . . \(-65^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)
Operating Temperature Range . . . . . . . . . . . \(-40^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)
Junction Temperature Range
    RN Package . . . . . . . . . . . . . . . . . . . . . . \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)
Lead Temperature Range (Soldering, 60 sec ) . . . . . . . . \(300^{\circ} \mathrm{C}\)
```

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}{ }^{\boldsymbol{*}}$ | $\boldsymbol{\theta}_{\mathbf{J C}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 5-Lead SC70 (KS) | 376 | 126 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead SOIC (RN) | 158 | 43 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{*} \theta_{\mathrm{JA}}$ is specified for worst case conditions, i.e., $\theta_{\mathrm{JA}}$ is specified for device soldered in circuit board for surface mount packages.
*Absolute maximum ratings apply at $25^{\circ} \mathrm{C}$, unless otherwise noted.

ORDERING GUIDE

| Model | Temperature <br> Range | Package <br> Description | Package <br> Option | Branding <br> Information |
| :--- | :--- | :--- | :--- | :--- |
| AD8627AKS-Reel | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SC70 | KS-5 | B9A |
| AD8627AKS-Reel7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SC70 | KS-5 | B9A |
| AD8627AR | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | RN-8 |  |
| AD8627AR-Reel | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | RN-8 |  |
| AD8627AR-Reel7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead SOIC | RN-8 |  |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8627 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

Typical Performance Characteristics-AD8627


TPC 1. Input Offset Voltage


TPC 2. Offset Voltage Drift


TPC 3. Input Offset Voltage


TPC 4. Offset Voltage Drift


TPC 5a. Input Bias Current vs. $V_{C M}$


TPC 5b. Input Bias Current vs. $V_{C M}$


TPC 6. Input Bias Current vs. Temperature


TPC 7. Input Bias Current vs. $V_{C M}$


TPC 8. Input Offset Voltage vs. $V_{C M}$


TPC 9. Input Offset Voltage vs. $V_{C M}$


TPC 10. Open-Loop Gain vs. Load Resistance


TPC 11. Open-Loop Gain vs. Temperature


TPC 12. Input Error Voltage vs. Output Voltage for Resistive Loads


TPC 13. Input Error Voltage vs. Output Voltage within 300 mV of Supply Rails


TPC 14. Quiescent Current vs. Supply Voltage at Different Temperatures


TPC 15. Output Saturation Voltage vs. Load Current


TPC 16. Output Saturation Voltage vs. Load Current


TPC 17. Open-Loop Gain and Phase Margin vs. Frequency


TPC 18. Open-Loop Gain and Phase Margin vs. Frequency


TPC 19. Closed-Loop Gain vs. Frequency


TPC 20. Closed-Loop Gain vs. Frequency


TPC 21. CMRR vs. Frequency


TPC 22. CMRR vs. Frequency


TPC 23. PSRR vs. Frequency


TPC 24. PSRR vs. Frequency


TPC 25. Output Impedance vs. Frequency


TPC 26. Output Impedance vs. Frequency


TPC 27. No Phase Reversal


TPC 28. Output Swing and Error vs. Settling Time


TPC 29. Small Signal Overshoot vs. Load Capacitance


TPC 30. Small Signal Overshoot vs. Load Capacitance


TIME - 1s/DIV
TPC 31. 0.1 Hz to 10 Hz Noise


TIME - 1s/DIV
TPC 32. 0.1 Hz to 10 Hz Noise


TPC 33. Voltage Noise Density


TPC 34. Voltage Noise Density


TPC 35. Total Harmonic Distortion + Noise vs. Frequency

## APPLICATIONS

The AD8627 is one of the smallest and lowest cost JFETs offered. It has true single-supply capability and has an input voltage range that extends below the negative rail, allowing the part to accommodate input signals below ground. The rail-to-rail output of the AD8627 provides the maximum dynamic range in many applications. The AD8627 uses n-channel JFETs to provide a low offset, low noise, high impedance input stage. The input common-mode voltage extends from 0.2 V below $-\mathrm{V}_{\mathrm{S}}$ to 2 V below $+\mathrm{V}_{\mathrm{S}}$. Driving the input of the amplifier, configured in unity gain buffer, closer than 2 V to the positive rail will cause an increase in commonmode voltage error as illustrated in TPC 13 and a loss of amplifier bandwidth. This loss of bandwidth causes the rounding of the output waveforms shown in Figures 1a and 1b, which have inputs that are 1 V and 0 V from $+\mathrm{V}_{\mathrm{S}}$, respectively.


Figure 1a. Unity Gain Follower Response to $0 V$ to $4 V$ Step


Figure 1b. Unity Gain Follower Response to 0 V to 5 V Step
The AD8627 will not experience phase reversal with input signals close to the positive rail, as shown in TPC 27. For input voltages greater than $+\mathrm{V}_{\mathrm{SY}}$, a resistor in series with the AD8627's noninverting input will prevent phase reversal at the expense of greater input voltage noise. This current limiting resistor should also be used if there is a possibility of the input voltage exceeding the positive supply by more than 300 mV , or if an input voltage will be applied to the AD 8627 when $\pm \mathrm{V}_{\mathrm{SY}}=0$. Either of these conditions will damage the amplifier if the condition exists for more than 10 seconds. A $100 \mathrm{k} \Omega$ resistor allows the amplifier to withstand up to 10 V of continuous overvoltage, while increasing the input voltage noise by a negligible amount.

The AD8627 can safely withstand input voltages 15 V below $-\mathrm{V}_{\mathrm{SY}}$, as long as the total voltage between the positive supply and the input terminal is less than 26 V . Figures $2 \mathrm{a}, 2 \mathrm{~b}$, and 2 c show the AD8627 in different configurations accommodating signals close to the negative rail. The amplifier input stage typically maintains picoamp level input currents across that input voltage range.


Figure 2a. Gain of Two Inverter Response to 2.5 V Step, Centered -1.25 V Below Ground


Figure 2b. Unity Gain Follower Response to 40 mV Step, Centered 40 mV Above Ground


Figure 2c. Gain of Two Inverter Response to 20 mV Step, Centered 20 mV Below Ground
The AD8627 is designed for $16 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ wideband input voltage noise and maintains low noise performance to low frequencies, as shown in TPC 33. This noise performance, along with the AD8627's low input current and current noise, means that the AD8627 contributes negligible noise for applications with large source resistances.
The AD8627 has a unique bipolar rail-to-rail output stage that swings within 5 mV of the rail when up to 2 mA of current is drawn. At larger loads, the drop-out voltage increases as shown in TPC 15 and 16. The AD8627's wide bandwidth and fast slew rate allows it to be used with faster signals than previous singlesupply JFETs. Figure 3 shows the response of AD8627, configured in unity gain, to a $\mathrm{V}_{\mathrm{IN}}$ of $20 \mathrm{~V} \mathrm{p-p}$ at 50 kHz . The FPBW of the part is close to 100 kHz .


Figure 3. Unity Gain Follower Response to 20 V, 50 kHz Input Signal

## Minimizing Input Current

The AD8627 is guaranteed to 1 pA max input current with $\mathrm{a} \pm 13 \mathrm{~V}$ supply voltage at room temperature. Careful attention to how the amplifier is used will maintain or possibly better this performance. The amplifier's operating temperature should be kept as low as possible. Like other JFET input amplifiers, the AD8627's input current will double for every $10^{\circ} \mathrm{C}$ rise in junction temperature, as illustrated in TPC 6. On-chip power dissipation will raise the device operating temperature, causing an increase in input current. Reducing supply voltage to cut power dissipation will reduce the AD8627's input current. Heavy output loads can also increase chip temperature; maintaining a minimum load resistance of $1 \mathrm{k} \Omega$ is recommended.

The AD8627 is designed for mounting on PC boards. Maintaining picoampere resolution in those environments requires a lot of care. Both the board and the amplifier's package have finite resistance. Voltage differences between the input pins and other pins as well as PC board metal traces will possibly cause parasitic currents larger than the AD8627's input current unless special precautions are taken. For proper board layout where you can get the best result, refer to the ADI website for proper layout seminar material. Two common methods of minimizing parasitic leakages that should be used are guarding of the input lines and maintaining adequate insulation resistance.
Contaminants such as solder flux on the board's surface and the amplifier's package can greatly reduce the insulation resistance between the input pin and those traces with supply or signal voltages. Both the package and the board must be kept clean and dry.

## Photodiode Preamplifier Application

The low input current and offset voltage levels of the AD8627, together with its low voltage noise, make this amplifier an excellent choice for preamplifiers used in sensitive photodiode applications. In a typical photovoltaic preamp circuit, shown in Figure 4, the output of the amplifier is equal to:

$$
V_{O U T}=-I D(R f)=-R p(P) R f
$$

where
$I D=$ photodiode signal current (A)
$R p=$ photodiode sensitivity (A/W)
$R f=$ value of the feedback resistor, in $\Omega$
$P=$ light power incident to photodiode surface, in W
The amplifier's input current, $I_{B}$, will contribute an output voltage error that will be proportional to the value of the feedback resistor. The offset voltage error, $V_{O S}$, will cause a small current error due to the photodiode's finite shunt resistance, $R_{D}$. The resulting output voltage error, $V_{E}$, is equal to:

$$
V_{E}=\left(1+\frac{R f}{R_{D}}\right) V_{O S}+R f\left(I_{B}\right)
$$

A shunt resistance on the order of $100 \mathrm{M} \Omega$ is typical for a small photodiode. Resistance $R_{D}$ is a junction resistance that will typically drop by a factor of two for every $10^{\circ} \mathrm{C}$ rise in temperature. In the AD8627, both the offset voltage and drift are low, which helps minimize these errors. With $I_{B}$ values of 1 pA and $V_{O S}$ of 50 mV , $V_{E}$ for Figure 4 is very negligible. Also the circuit in Figure 4 results in an SNR value of 95 dB for a signal bandwidth of 30 kHz .


Figure 4. A Photodiode Model Showing DC Error
Output Amplifier for Digital-to-Analog Converters (DACs) Many system designers use amplifiers as buffers on the output of amplifiers to increase the DAC's output driving capability. The high resolution current output DACs need high precision amplifiers on their output as current to voltage converters (I/V). Additionally, many DACs operate with a single supply of 5 V . In a single-supply application, selection of a suitable op amp may be more difficult as the output swing of the amplifier does not usually include the negative rail, in this case AGND. This can result in some degradation of the DAC's specified performance unless the application does not use codes near zero. The selected op amp needs to have very low offset voltage-for a 14-bit DAC, the DAC LSB is $300 \mu \mathrm{~V}$ with a 5 V reference-to eliminate the need for output offset trims. Input bias current should also be very low as the bias current multiplied by the DAC output impedance (around $10 \mathrm{k} \Omega$ in some cases) will add to the zero code error. Rail-to-rail input and output performance is desired. For fast settling, the slew rate of the op amp should not impede the settling time of the DAC. Output impedance of the DAC is constant and code independent, but in order to minimize gain errors, the input impedance of the output amplifier should be as high as possible. The AD8627, with very high input impedance, $\mathrm{I}_{\mathrm{B}}$ of 1 pA , and fast slew rate, is an ideal amplifier for these types of applications. A typical configuration with a popular DAC is shown in Figure 5. In these situations, the amplifier adds another time constant to the system, increasing the settling time of the output. The AD8627, with 5 MHz of BW, helps in achieving a faster effective settling time of the combined DAC and amplifier.


Figure 5. Unipolar Output
In applications with full four-quadrant multiplying capability or a bipolar output swing, the circuit in Figure 6 can be used. In this circuit, the first and second amplifiers provide a total gain of 2, which increases the output voltage span to 20 V . Biasing the external amplifier with a 10 V offset from the reference voltage results in a full four-quadrant multiplying circuit.


Figure 6. Four-Quadrant Multiplying Application Circuit

## AD8627

## Eight-Pole Sallen Key Low-Pass Filter

The AD8627's high input impedance and dc precision make it a great selection for active filters. Due to the very low bias current of the AD8627, high value resistors can be used to construct low frequency filters. The AD8627's picoamp level input currents contribute minimal dc errors. Figure 7 shows an example, a 10 Hz eight-pole Sallen Key Filter constructed using the AD8627. Different numbers of the AD8627 can be used depending on the desired response, which is shown in Figure 8. The high value used for R1 minimizes interaction with signal source resistance. Pole placement in this version of the filter minimizes the Q associated with the lower pole section of the filter. This eliminates any peaking of the noise contribution of resistors in the preceding sections, minimizing the inherent output voltage noise of the filter.


Figure 8. Frequency Response Output at Different Stages of the Low-Pass Filter


Figure 7. 10 Hz, Eight-Pole Sallen Key Low-Pass Filter

## OUTLINE DIMENSIONS

## 5-Lead Plastic Surface Mount Package [SC70] (KS-5)

Dimensions shown in millimeters


## 8-Lead Standard Small Outline Package [SOIC] Narrow Body ( RN -8)

Dimensions shown in millimeters and (inches)



[^0]:    Specifications subject to change without notice.

