

# High-Speed 8-Bit Monolithic A/D Converter

AD9002

**FEATURES** 

150 MSPS Encode Rate Low Input Capacitance: 17 pF Low Power: 750 mW -5.2 V Single Supply

**MIL-STD-883 Compliant Versions Available** 

APPLICATIONS
Radar Systems
Digital Oscilloscopes/ATE Equipment
Laser/Radar Warning Receivers
Digital Radio
Electronic Warfare (ECM, ECCM, ESM)
Communication/Signal Intelligence

#### **GENERAL DESCRIPTION**

The AD9002 is an 8-bit, high-speed, analog-to-digital converter. The AD9002 is fabricated in an advanced bipolar process that allows operation at sampling rates in excess of 150 megasamples/ second. Functionally, the AD9002 is comprised of 256 parallel comparator stages whose outputs are decoded to drive the ECL compatible output latches.

An exceptionally wide large signal analog input bandwidth of 160 MHz is due to an innovative comparator design and very close attention to device layout considerations. The wide input bandwidth of the AD9002 allows very accurate acquisition of high speed pulse inputs, without an external track-and-hold. The comparator output decoding scheme minimizes false codes, which is critical to high speed linearity.

The AD9002 provides an external hysteresis control pin that can be used to optimize comparator sensitivity to further improve performance. Additionally, the AD9002's low power dissipation of 750 mW makes it usable over the full extended temperature range. The AD9002 also incorporates an overflow

#### **FUNCTIONAL BLOCK DIAGRAM**



bit to indicate overrange inputs. This overflow output can be disabled with the overflow inhibit pin.

The AD9002 is available in two grades, one with 0.5 LSB linearity and one with 0.75 LSB linearity. Both versions are offered in an industrial grade, -25°C to +85°C, packaged in a 28-lead DIP and a 28-leaded JLCC. The military temperature range devices, -55°C to +125°C, are available in ceramic DIP and LCC packages and comply with MIL-STD-883 Class B.

# AD9002-SPECIFICATIONS

# 

| Parameter                                                                                                                                                                                                                                                                             | Temp                                                         | AD<br>Min          | 9002AD<br>Typ                       | /AJ<br>Max                        | AD<br>Min          | 9002BD<br>Typ                       | /BJ<br>Max                        | AE<br>Min          | 99002SI<br>Typ                      | D/SE<br>Max                       | AD<br>Min          | 99002TE<br>Typ                      | D/TE<br>Max                      | Unit                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------|-------------------------------------|-----------------------------------|--------------------|-------------------------------------|-----------------------------------|--------------------|-------------------------------------|-----------------------------------|--------------------|-------------------------------------|----------------------------------|--------------------------------------------------------------------------------------|
| RESOLUTION                                                                                                                                                                                                                                                                            |                                                              | 8                  |                                     |                                   | 8                  |                                     |                                   | 8                  |                                     |                                   | 8                  |                                     |                                  | Bits                                                                                 |
| DC ACCURACY Differential Linearity Integral Linearity No Missing Codes                                                                                                                                                                                                                | 25°C<br>Full<br>25°C<br>Full<br>Full                         | GU                 | 0.6<br>0.6<br>ARANT                 | 0.75<br>1.0<br>1.0<br>1.2<br>TEED | GU                 | 0.4<br>0.4<br>ARANT                 | 0.5<br>0.75<br>0.5<br>1.2<br>TEED | GU                 | 0.6<br>0.6<br>ARANT                 | 0.75<br>1.0<br>1.0<br>1.2<br>TEED | GU                 | 0.4<br>0.4<br>ARANT                 | 0.5<br>0.75<br>0.5<br>1.2<br>EED | LSB<br>LSB<br>LSB<br>LSB                                                             |
| INITIAL OFFSET ERROR Top of Reference Ladder Bottom of Reference Ladder Offset Drift Coefficient                                                                                                                                                                                      | 25°C<br>Full<br>25°C<br>Full<br>Full                         |                    | 8<br>4<br>20                        | 14<br>17<br>10<br>12              |                    | 8<br>4<br>20                        | 14<br>17<br>10<br>12              |                    | 8<br>4<br>20                        | 14<br>17<br>10<br>12              |                    | 8<br>4<br>20                        | 14<br>17<br>10<br>12             | mV<br>mV<br>mV<br>mV<br>μV/°C                                                        |
| ANALOG INPUT Input Bias Current <sup>1</sup> Input Resistance Input Capacitance Large Signal Bandwidth <sup>2</sup> Input Slew Rate <sup>3</sup>                                                                                                                                      | 25°C<br>Full<br>25°C<br>25°C<br>25°C<br>25°C                 | 25                 | 200<br>17<br>160<br>440             | 200<br>200<br>22                  | 25                 | 60<br>200<br>17<br>160<br>440       | 200<br>200<br>22                  | 25                 | 60<br>200<br>17<br>160<br>440       | 200<br>200<br>22                  | 25                 | 60<br>200<br>17<br>160<br>440       | 200<br>200<br>22                 | $\begin{array}{c} \mu A \\ \mu A \\ k \Omega \\ p F \\ M H z \\ V/\mu s \end{array}$ |
| REFERENCE INPUT Reference Ladder Resistance Ladder Temperature Coefficient Reference Input Bandwidth                                                                                                                                                                                  | 25°C<br>25°C                                                 | 40                 | 80<br>0.25<br>10                    | 110                               | 40                 | 80<br>0.25<br>10                    | 110                               | 40                 | 80<br>0.25<br>10                    | 110                               | 40                 | 80<br>0.25<br>10                    | 110                              | Ω<br>Ω/°C<br>MHz                                                                     |
| DYNAMIC PERFORMANCE Conversion Rate Aperture Delay Aperture Uncertainty (Jitter) Output Delay (tpD) <sup>4,5</sup> Transient Response <sup>6</sup> Overvoltage Recovery Time <sup>7</sup> Output Rise Time <sup>4</sup> Output Fall Time <sup>4</sup> Output Time Skew <sup>4,8</sup> | 25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C | 125<br>2.5         | 150<br>1.3<br>15<br>3.7<br>6<br>6   | 5.5<br>3.0<br>2.5                 | 125<br>2.5         | 150<br>1.3<br>15<br>3.7<br>6<br>6   | 5.5<br>3.0<br>2.5                 | 125<br>2.5         | 150<br>1.3<br>15<br>3.7<br>6<br>6   | 5.5<br>3.0<br>2.5                 | 125<br>2.5         | 150<br>1.3<br>15<br>3.7<br>6<br>6   | 5.5<br>3.0<br>2.5                | MSPS ns ps ns ns ns ns                                                               |
| ENCODE INPUT Logic "1" Voltage <sup>4</sup> Logic "0" Voltage <sup>4</sup> Logic "1" Current Logic "0" Current Input Capacitance Encode Pulsewidth (Low) <sup>9</sup> Encode Pulsewidth (High) <sup>9</sup>                                                                           | Full<br>Full<br>Full<br>Full<br>25°C<br>25°C                 | -1.1<br>1.5<br>1.5 | 3                                   | -1.5<br>150<br>120                | -1.1<br>1.5<br>1.5 | 3                                   | -1.5<br>150<br>120                | -1.1<br>1.5<br>1.5 | 3                                   | -1.5<br>150<br>120                | -1.1<br>1.5<br>1.5 | 3                                   | -1.5<br>150<br>120               | V<br>V<br>μA<br>μA<br>pF<br>ns<br>ns                                                 |
| OVERFLOW INHIBIT INPUT<br>0 V Input Current                                                                                                                                                                                                                                           | Full                                                         |                    | 144                                 | 300                               |                    | 144                                 | 300                               |                    | 144                                 | 300                               |                    | 144                                 | 300                              | μА                                                                                   |
| AC LINEARITY <sup>10</sup> Effective Bits <sup>11</sup> In-Band Harmonics dc to 1.23 MHz dc to 9.3 MHz dc to 19.3 MHz Signal-to-Noise Ratio <sup>12</sup> Two Tone Intermod Rejection <sup>13</sup>                                                                                   | 25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C                 | 48                 | 7.6<br>55<br>50<br>44<br>47.6<br>60 |                                   | 48                 | 7.6<br>55<br>50<br>44<br>47.6<br>60 |                                   | 48                 | 7.6<br>55<br>50<br>44<br>47.6<br>60 |                                   | 48                 | 7.6<br>55<br>50<br>44<br>47.6<br>60 |                                  | Bits  dB dB dB dB dB                                                                 |
| DIGITAL OUTPUTS <sup>4</sup> Logic "1" Voltage Logic "0" Voltage                                                                                                                                                                                                                      | Full<br>Full                                                 | -1.1               |                                     | -1.5                              | -1.1               |                                     | -1.5                              | -1.1               |                                     | -1.5                              | -1.1               |                                     | -1.5                             | V<br>V                                                                               |
| POWER SUPPLY <sup>14</sup> Supply Current (-5.2 V)  Nominal Power Dissipation Reference Ladder Dissipation Power Supply Rejection Ratio <sup>15</sup>                                                                                                                                 | 25°C<br>Full<br>25°C<br>25°C<br>25°C                         |                    | 145<br>750<br>50<br>0.8             | 175<br>200<br>1.5                 |                    | 145<br>750<br>50<br>0.8             | 175<br>200<br>1.5                 | skew diffe         | 145<br>750<br>50<br>0.8             | 175<br>200<br>1.5                 |                    | 145<br>750<br>50<br>0.8             | 175<br>200<br>1.5                | mA<br>mA<br>mW<br>mW<br>mV/V                                                         |

bit-to-bit time skew differences.

<sup>9</sup>ENCODE signal rise/fall times should be less than 10 ns for normal operation.

<sup>10</sup>Measured at 125 MSPS encode rate.

NOTES

NOTES

Measured with AIN = 0 V.

Measured by FFT analysis where fundamental is -3 dBc.

Input slew rate derived from rise time (10 to 90%) of full scale input.

dutputs terminated through  $100 \Omega$  to -2 V.

Measured from ENCODE in to data out for LSB only.

For full-scale step input, 8-bit accuracy is attained in specified time.

Recovers to 8-bit accuracy in specified time after 150% full-scale input overvoltage.

<sup>&</sup>lt;sup>8</sup>Output time skew includes high-to-low and low-to-high transitions as well as

<sup>&</sup>lt;sup>11</sup>Analog input frequency = 1.23 MHz.

<sup>&</sup>lt;sup>13</sup>Ranalog input frequency = 1.23 MHz.

<sup>12</sup>RMS signal to rms noise, with 1.23 MHz analog input signal.

<sup>13</sup>Input signals 1 V p-p @ 1.23 MHz and 1 V p-p @ 2.30 MHz.

<sup>14</sup>Supplies should remain stable within ±5% for normal operation.

<sup>15</sup>Measured at –5.2 V ±5%.

Specifications subject to change without notice.

#### ABSOLUTE MAXIMUM RATINGS1

| Supply Voltage ( $-V_S$ )                                                                 |
|-------------------------------------------------------------------------------------------|
| Analog-to-Digital Supply Voltage Differential 0.5 V                                       |
| Analog Input Voltage $-V_S$ to +0.5 V                                                     |
| Digital Input Voltage                                                                     |
| Reference Input Voltage $(+V_{REF} - V_{REF})^2 \dots -3.5 \text{ V}$ to $+0.1 \text{ V}$ |
| Differential Reference Voltage 2.1 V                                                      |
| Reference Midpoint Current ±4 mA                                                          |
| ENCODE to ENCODE Differential Voltage 4 V                                                 |
| Digital Output Current 20 mA                                                              |
| Operating Temperature Range                                                               |
| AD9002AD/BD/AJ/BJ –25°C to +85°C                                                          |
| AD9002SE/SD/TD/TE55°C to +125°C                                                           |
| Storage Temperature Range65°C to +150°C                                                   |
| Junction Temperature <sup>3</sup> 175°C                                                   |
| Lead Soldering Temperature (10 sec) 300°C                                                 |
|                                                                                           |

#### NOTES

<sup>1</sup>Absolute maximum ratings are limiting values, to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability.

 $^{2}+V_{REF} \ge -V_{REF}$  under all circumstances.

<sup>3</sup>Maximum junction temperature (t<sub>J</sub> max) should not exceed 175°C for ceramic packages, and 150°C for plastic packages:

$$t_J = PD (\theta_{JA}) + t_A$$
  
 $PD (\theta_{JC}) + t_C$ 

where

PD = power dissipation

 $\theta_{JA}$  = thermal impedance from junction to ambient (°C/W)

 $\theta_{JC}$  = thermal impedance from junction to case (°C/W)

 $t_A$  = ambient temperature (°C)

 $t_C$  = case temperature (°C)

Typical thermal impedances are:

Ceramic DIP  $\theta_{JA} = 56^{\circ}\text{C/W}; \ \theta_{JC} = 20^{\circ}\text{C/W}$ Ceramic LCC  $\theta_{JA} = 69^{\circ}\text{C/W}; \ \theta_{JC} = 23^{\circ}\text{C/W}$ 

PLCC  $\theta_{IA} = 60^{\circ}\text{C/W}$ ;  $\theta_{IC} = 19^{\circ}\text{C/W}$ .

#### **Recommended Operating Conditions**

|              | Input Voltage |         |            |  |  |  |  |
|--------------|---------------|---------|------------|--|--|--|--|
| Parameter    | Min           | Nominal | Max        |  |  |  |  |
| $-V_{S}$     | -5.46         | -5.20   | -4.94      |  |  |  |  |
| $+V_{REF}$   | $-V_{REF}$    | 0.0 V   | +0.1       |  |  |  |  |
| $-V_{REF}$   | -2.1          | -2.0    | $+V_{REF}$ |  |  |  |  |
| Analog Input | $-V_{REF}$    |         | $+V_{REF}$ |  |  |  |  |

#### **EXPLANATION OF TEST LEVELS**

Test Level I - 100% production tested.

Test Level II - 100% production tested at 25°C, and sample

tested at specified temperatures.

Test Level III - Sample tested only.

Test Level IV - Parameter is guaranteed by design and

characterization testing.

Test Level V - Parameter is a typical value only.

Test Level VI - All devices are 100% production tested at

25°C. 100% production tested at temperature extremes for extended temperature devices; sample tested at temperature extremes for commercial/industrial devices.

#### **ORDERING GUIDE**

| Model         | Linearity | Temperature Range | Package<br>Option* |
|---------------|-----------|-------------------|--------------------|
| AD9002AD      | 0.75 LSB  | −25°C to +85°C    | D-28               |
| AD9002BD      | 0.50 LSB  | −25°C to +85°C    | D-28               |
| AD9002AJ      | 0.75 LSB  | −25°C to +85°C    | J-28               |
| AD9002BJ      | 0.50 LSB  | −25°C to +85°C    | J-28               |
| AD9002SD/883B | 0.75 LSB  | −55°C to +125°C   | D-28               |
| AD9002SE/883B | 0.75 LSB  | −55°C to +125°C   | E-28A              |
| AD9002TD/883B | 0.50 LSB  | −55°C to +125°C   | D-28               |
| AD9002TE/883B | 0.50 LSB  | −55°C to +125°C   | E-28A              |

<sup>\*</sup>D = Ceramic DIP; E = Leadless Ceramic Chip Carrier; J = Ceramic Chip Carrier, J-Formed Leads.

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9002 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. E -3-

### AD9002

#### **FUNCTIONAL DESCRIPTION**

| Pin#                                                          | Mnemonic                                                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 1 2                                                           | DIGITAL GROUND<br>OVERFLOW INH                                                                                                                                     | One of four digital ground pins. All digital ground pins should be connected together.  OVERFLOW INHIBIT controls the data output polarity for overvoltage inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                                                               |                                                                                                                                                                    | Overflow Enabled (Floating or -5.2 V) Overflow Inhibited (GND) of D1-D8 Overflow Inhibited (GND)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|                                                               |                                                                                                                                                                    | V <sub>IN</sub> > +V <sub>REF</sub> 1 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|                                                               |                                                                                                                                                                    | $V_{IN} \le +V_{REF}$ 0 X X X X X X X X X X X X X X X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| 3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14 | +V <sub>REF</sub> ANALOG INPUT ANALOG GROUND ENCODE  ENCODE ANALOG GROUND ANALOG INPUT -V <sub>REF</sub> REF <sub>MID</sub> DIGITAL GROUND DIGITAL -V <sub>S</sub> | The Hysteresis control voltage varies the comparator hysteresis from 0 mV to 10 mV, for a change from -5.2 V to -2.2 V at the Hysteresis control pin. Normally converted to -5.2 V.  The most positive reference voltage for the internal resistor ladder.  One of two analog input pins. Both analog input pins should be connected together.  One of two analog ground pins. Both analog ground pins should be connected together.  Noninverted input of the differential encode input. This pin is driven in conjunction with ENCODE.  Inverted input of the differential encode input. This pin is driven in conjunction with ENCODE.  One of two analog ground pins. Both analog ground pins should be connected together.  One of two analog input pins. Both analog inputs should be connected together.  The most negative reference voltage for the internal resistor ladder.  The midpoint tap on the internal resistor ladder.  One of four digital ground pins. All digital ground pins should be connected together.  One of two negative digital supply pins (nominally -5.2 V). Both digital supply pins should be connected together. |  |  |  |  |  |  |  |  |
| 15<br>16–19<br>20<br>21, 22                                   | D1 (LSB)<br>D2–D5<br>DIGITAL GROUND<br>ANALOG –V <sub>S</sub>                                                                                                      | nected together.  Digital data output.  Digital data output.  One of four digital ground pins. All digital ground pins should be connected together.  One of two negative analog supply pins (nominally –5.2 V). Both analog supply pins should be connected together.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
| 23<br>24, 25<br>26<br>27                                      | DIGITAL GROUND<br>D6, D7<br>D8 (MSB)<br>OVERFLOW                                                                                                                   | One of four digital ground pins. All digital ground pins should be connected together. Digital data output. Digital data output. Overflow data output. Logic high indicates an input overvoltage ( $V_{IN} > +V_{REF}$ ) if OVERFLOW INHIBIT is enabled (overflow enabled, $-5.2$ V). See OVERFLOW INHIBIT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| 28                                                            | DIGITAL -V <sub>S</sub>                                                                                                                                            | One of two negative digital supply pins (nominally –5.2 V). Both digital supply pins should be connected together.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |

#### PIN DESIGNATIONS





Figure 1. Timing Diagram



Figure 2. Input/Output Circuits



Figure 3. Burn-in Diagram



Figure 4. Die Layout and Mechanical Information

| Die Dimensions                              |
|---------------------------------------------|
| Pad Dimensions                              |
| Metalization                                |
| Backing                                     |
| Substrate PotentialV <sub>S</sub>           |
| Passivation Nitride                         |
| Die Attach Gold Eutectic (Ceramic)          |
| Epoxy (Plastic)                             |
| Bond Wire 1-1.3 mil Gold; Gold Ball Bonding |

### AD9002

#### APPLICATION INFORMATION

The AD9002 is compatible with all standard ECL logic families, including 10K and 10KH. 100K ECL's logic levels are temperature compensated, and are therefore compatible with the AD9002 (and most other ECL device families) only over a limited temperature range. To operate at the highest encode rates, the supporting logic around the AD9002 will need to be equally fast. Whichever of the ECL logic families is used, special care must be exercised to keep digital switching noise away from the analog circuits around the AD9002. The two most critical items are digital supply lines and digital ground return.

The input capacitance of the AD9002 is an exceptionally low 17 pF. This allows the use of a wide range of input amplifiers, both hybrid and monolithic. To take full advantage of the wide input bandwidth of the AD9002, a hybrid amplifier such as the AD9610 will be required. For those applications that do not require the full input bandwidth of the AD9002, more traditional monolithic amplifiers, such as the AD846, will work very well. Overall performance with any amplifier can be improved by inserting a 10  $\Omega$  resistor in series with the amplifier output.

The output data is buffered through the ECL compatible output latches. All data is delayed by one clock cycle, in addition to the latch propagation delay ( $t_{\rm PD}$ ), before becoming available at the outputs. Both the analog-to-digital conversion cycle and the data transfer to the output latches are triggered on the rising edge of the differential, ECL compactible ENCODE signal (see timing diagram). In applications where only a single-ended signal is available, the AD96685, a high speed, ECL voltage comparator, can be employed to generate the differential signals. All ECL signals (including the overflow bit) should be terminated properly to avoid ringing and reflection.

The AD9002 also incorporates a HYSTERESIS control pin which provides from 0 mV to 10 mV of additional hysteresis in the comparator input stages. Adjustments in the HYSTERESIS control voltage may help improve noise immunity and overall performance in harsh environments.

The OVERFLOW INHIBIT pin of the AD9002 determines how the converter handles overrange inputs (AIN  $\geq$  +V<sub>REF</sub>). In the "enabled" state (floating at –5.2 V), the OVERFLOW output will be at logic HIGH and all other outputs will be at logic LOW for overrange inputs (return-to-zero operation). In the "inhibited" state (tied to ground), the OVERFLOW output will be at logic LOW, and all other outputs will be at logic HIGH for overrange inputs (nonreturn-to-zero operation).

The AD9002 provides outstanding error rate performance. This is due to tight control of comparator offset matching and a fault tolerant decoding stage. Additional improvements in error rate are possible through the addition of hysteresis (see HYSTERESIS control pin). This level of performance is extremely important in fault-sensitive applications such as digital radio (QAM).

Dramatic improvements in comparator design and construction give the AD9002 excellent dynamic characteristics, especially SNR (signal-to-noise ratio). The 160 MHz input bandwidth and low error rate performance give the AD9002 an SNR of 48 dB with a 1.23 MHz input. High SNR performance is particularly important in wide bandwidth applications, such as pulse signature analysis, commonly performed in advanced radar receivers.

#### LAYOUT SUGGESTIONS

Designs using the AD9002, like all high speed devices, must follow a few basic layout rules to insure optimum performance. Essentially, these guidelines are meant to avoid many of the problems associated with high speed designs. The first requirement is for a substantial ground plane around and under the AD9002. Separate ground plane areas for the digital and analog components may be useful, but these separate grounds should be connected together at the AD9002 to avoid the effects of "ground loop" currents.

The second area that requires an extra degree of attention involves the three reference inputs,  $+V_{REF}$ ,  $REF_{MID}$ , and  $-V_{REF}$ . The  $+V_{REF}$  input and the  $-V_{REF}$  input should both be driven from a low impedance source (note that the  $+V_{REF}$  input is typically tied to analog ground). A low drift amplifier should provide satisfactory results, even over an extended temperature range. Adjustments at the  $REF_{MID}$  input may be useful in improving the integral linearity by correcting any reference ladder skews. The application circuit shown below demonstrates a simple and effective means of driving the reference circuit.

The reference inputs should be adequately decoupled to ground through 0.1  $\mu$ F chip capacitors to limit the effects of system noise on conversion accuracy. The power supply pins must also be decoupled to ground to improve noise immunity; 0.1  $\mu$ F and 0.01  $\mu$ F chip capacitors are recommended.

The analog input signal is brought into the AD9002 through two separate input pins. It is very important that the two input pins be driven symmetrically with equal length electrical connections. Otherwise, aperture delay errors may degrade converter performance at high frequencies.



Figure 5. Typical Application



Figure 6. AD9002 Evaluation Circuit



Figure 7. Dynamic Performance

REV. E -7-

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 28-Lead Ceramic Side-Brazed DIP



## 28-Lead Ceramic Leadless Chip Carrier (E-28A)



# 28-Leaded JLCC (J-28)



### **AD9002-Revision History**

| Location                                  | Page |
|-------------------------------------------|------|
| Data Sheet changed from REV. D to REV. E. |      |
| Edits to D-28 Package Outline             | 8    |

-8-