SLAS034 - NOVEMBER 1983 - REVISED SEPTEMBER 1986

- 8-Bit Resolution
- Ratiometric Conversion
- 100-μs Conversion Time
- 135-ns Access Time
- Guaranteed Monotonicity
- High Reference Ladder Impedance
  8 kΩ Typical
- No Zero Adjust Requirement
- On-Chip Clock Generator
- Single 5-V Power Supply
- Operates With Microprocessor or as Stand-Alone
- Designed to Be interchangeable With National Semiconductor and Signetics ADC0803 and ADC0805



### description

The ADC0803 and ADC0805 are CMOS 8-bit, successive-approximation, analog-to-digital converters that use a modified potentiometric (256R) ladder. These devices are designed to operate from common microprocessor control buses with the 3-state output latches driving the data bus. The devices can be made to appear to the microprocessor as a memory location or an I/O port. Detailed information on interfacing to most popular microprocessors is readily available from the factory.

A differential analog voltage input allows increased common-mode rejection and offset of the zero-input analog voltage value. Although a reference input (REF/2) is available to allow 8-bit conversion over smaller analog voltage spans or to make use of an external reference, ratiometric conversion is possible with the REF/2 input open. Without an external reference, the conversion takes place over a span from  $V_{CC}$  to ANLG GND. The devices can operate with an external clock signal or with an additional resistor and capacitor, using an on-chip clock generator.

The ADC0803C and ADC0805C are characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C. The ADC0803I and ADC0805I are characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.

SLAS034 - NOVEMBER 1983 - REVISED SEPTEMBER 1986

### functional block diagram (positive logic)



### ADC0803, ADC0805 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH DIFFERENTIAL INPUTS

SLAS034 - NOVEMBER 1983 - REVISED SEPTEMBER 1986

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)                 | 6.5 V                          |
|--------------------------------------------------------------|--------------------------------|
| Input voltage range: CS, RD, WR                              |                                |
| Other inputs                                                 | 0.3 V to V <sub>CC</sub> 0.3 V |
| Output voltage range                                         | 0.3 V to V <sub>CC</sub> 0.3 V |
| Operating free-air temperature range: ADC080_C               | 0°C to 70°C                    |
| ADC080_I                                                     | –40°C to 85°C                  |
| Storage temperature range                                    | – 65°C to 150°C                |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                          |

NOTE 1: All voltage values are with respect to digital ground (DGTL GND) with DGTL GND and ANLG GND connected together unless otherwise noted.

### recommended operating conditions

|                                                                                                       |          |       | MIN   | NOM             | MAX  | UNIT |
|-------------------------------------------------------------------------------------------------------|----------|-------|-------|-----------------|------|------|
| Supply voltage, V <sub>CC</sub>                                                                       |          | 4.5   | 5     | 6.3             | V    |      |
| Analog input voltage (see Note 2)                                                                     |          | -0.05 |       | $V_{CC} = 0.05$ | V    |      |
| Voltage at REF/2 (see Note 3), V <sub>REF/2</sub>                                                     |          |       | 0.25  | 2.5             |      | V    |
| High-level input voltage at CS, RD, or WR, VIH                                                        |          |       | 2     |                 | 15   | V    |
| Low-level input voltage at CS, RD, or WR, VIL                                                         |          |       |       |                 | 0.8  | V    |
| Analog ground voltage (see Note 4)                                                                    |          |       | -0.05 | 0               | 1    | V    |
| Clock iput frequency (see Note 5), f <sub>Clock</sub>                                                 |          |       | 100   | 640             | 1460 | kHz  |
| Duty cycle for f <sub>clock</sub> above 640 kHz (see Note 5)                                          |          |       | 40%   |                 | 60%  |      |
| Pulse durartion, clock input (high or low) for f <sub>clock</sub> below 640 kHz, t <sub>W</sub> (CLK) |          |       | 275   | 781             |      | ns   |
| Pulse durartion, WR input low, t <sub>W</sub> (WR)                                                    |          |       | 100   |                 |      | ns   |
| Operating free–air temperature, T <sub>A</sub>                                                        | ADC080_C |       | 0     |                 | 70   | °C   |
| Operating nee-all temperature, 1A                                                                     | ADC080_I |       | -40   |                 | 85   |      |

- NOTES: 2. When the differential input voltage  $(V_{|+} V_{|-})$  is less than or equal to 0 V, the output code is 0000 0000.
  - 3. The internal reference voltage is equal to the voltage applied to REF/2 or approximately equal to one-half of the V<sub>CC</sub> when REF/2 is left open. The voltage at REF/2 should be one-half the full-scale differential input voltage between the analog inputs. Thus, the differential input voltage range when REF/2 is open and V<sub>CC</sub> = 5 V is 0 V to 5 V. V<sub>REF/2</sub> for an input voltage range from 0.5 V to 3.5 V (full-scale differential voltage of 3 V) is 1.5 V.
  - 4. These values are with respect to DGTL GND.
  - 5. Total unadjusted error is specified only at an f<sub>Clock</sub> of 640 kHz with a duty cycle of 40% to 60% (pulse duration 625 ns to 937 ns). For frequencies above this limit or pulse duration below 625 ns, error may increase. The duty cycle limits should be observed for an f<sub>Clock</sub> greater than 640 kHz. Below 640 kHz, this duty cycle limit can be exceeded provided t<sub>W(CLK)</sub> remains within limits.



## ADC0803, ADC0805 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH DIFFERENTIAL INPUTS

SLAS034 - NOVEMBER 1983 - REVISED SEPTEMBER 1986

# electrical characteristics over recommended range of operating free-air temperature, $V_{CC}$ = 5 V, $f_{clock}$ = 640 kHz, $V_{REF/2}$ = 2.5 V (unless otherwise noted)

| PARAMETER                                |                                      | TEST CONDITIONS            |                            |                           | MIN      | TYP <sup>†</sup> | MAX    | UNIT |    |
|------------------------------------------|--------------------------------------|----------------------------|----------------------------|---------------------------|----------|------------------|--------|------|----|
| V                                        | High lavel autout vale as            | All outputs                | $V_{CC} = 4.75 \text{ V},$ | I <sub>OH</sub> = -360 μA |          | 2.4              |        |      | V  |
| VOH                                      | High-level output voltage            | DB and INTR                | $V_{CC} = 4.75 \text{ V},$ | I <sub>OH</sub> = -10 μA  |          | 4.5              |        |      | V  |
|                                          |                                      | Data outputs               | $V_{CC} = 4.75 \text{ V},$ | $I_{OL} = 1.6 \text{ mA}$ |          |                  |        | 0.4  |    |
| V <sub>OL</sub> Low-level output voltage | INTR output                          | $V_{CC} = 4.75 \text{ V},$ | I <sub>OL</sub> = 1 mA     |                           |          |                  | 0.4    | V    |    |
|                                          |                                      | CLK OUT                    | $V_{CC} = 4.75 \text{ V},$ | I <sub>OL</sub> = 360 μA  |          |                  |        | 0.4  |    |
| V <sub>T+</sub>                          | Clock positive-going threshold       | d voltage                  |                            |                           |          | 2.7              | 3.1    | 3.5  | V  |
| $V_{T-}$                                 |                                      |                            |                            |                           |          | 1.5              | 1.8    | 2.1  | V  |
| $V_{T+}-V_{T-}$                          | Clock input hysteresis               |                            |                            |                           |          | 0.6              | 1.3    | 2    | V  |
| lн                                       | High-level input current             |                            |                            |                           |          |                  | 0.005  | 1    | μΑ |
| Ι <sub>Ι</sub> L                         | Low-level input current              |                            |                            |                           |          |                  | -0.005 | -1   | μΑ |
|                                          |                                      | VO = 0                     |                            |                           |          |                  | -3     | 4    |    |
| loz                                      | OZ Off-state output current          |                            | V <sub>O</sub> = 5 V       |                           |          |                  |        | 3    | μΑ |
| I <sub>OHS</sub>                         | Short-current output current         | Output high                | $V_{O} = 0$ ,              | T <sub>A</sub> = 25°C     |          | -4.5             | -6     |      | mA |
| lols                                     | Short-circuit output current         | Output low                 | V <sub>O</sub> = 5 V,      | T <sub>A</sub> = 25°C     |          | 9                | 16     |      | mA |
| Icc                                      | Supply current plus reference        | current                    | V <sub>REF/2</sub> = open, | T <sub>A</sub> = 25°C,    | CS = 5 V |                  | 1.1    | 1.8  | mA |
| R <sub>REF/2</sub>                       | Input resistance to reference ladder |                            | See Note 6                 |                           |          | 2.5              | 8      |      | kΩ |
| Ci                                       | Input capacitance (control)          |                            |                            |                           |          |                  | 5      | 7.5  | pF |
| Co                                       | Output capacitance (DB)              |                            |                            |                           |          |                  | 5      | 7.5  | pF |

NOTE 6: Resistance is calculated from the current drawn from a 5-V supply applied to ANLG GND and REF/2.

## operating characteristics over recommended operating free-air temperature, $V_{CC} = 5 \text{ V}$ , $V_{REF/2} = 2.5 \text{ V}$ , $f_{clock} = 640 \text{ kHz}$ (unless otherwise noted)

|                         | 0.00.0                         |                       |                                                         |                         |  |                  |        |        |  |
|-------------------------|--------------------------------|-----------------------|---------------------------------------------------------|-------------------------|--|------------------|--------|--------|--|
| PARAMETER               |                                |                       | TEST CONDITIONS                                         |                         |  | TYP <sup>†</sup> | MAX    | UNIT   |  |
|                         | Supply-voltage-variation error |                       | $V_{CC} = 4.5 \text{ to } 5.5 \text{ V},$               | See Note 7              |  | +1/16            | ±1/8   | LSB    |  |
| Total adusted error     |                                | ADC0803               | With full-scale adjust,                                 | See Notes 7 and 8       |  |                  | ±1/4   | LSB    |  |
|                         | Total adusted error            | ADC0003               | with full-scale adjust,                                 | See Notes / and o       |  |                  | ±1/2   | LSB    |  |
| Total was divisted arms |                                | ADC0005               | $V_{REF/2} = 2.5 V$ ,                                   | See Notes 7 and 8       |  |                  | ±1/2   | LSB    |  |
|                         | Total unadjusted error ADC0805 |                       | VREF/2 open,                                            | See Notes 7 and 8       |  |                  | ±1     | LOD    |  |
| DC common-mode error    |                                |                       | See Notes 7 and 8                                       |                         |  | ±1/16            | ±1/8   | LSB    |  |
| ten                     | Output enable time             |                       | T <sub>A</sub> = 25°C,                                  | C <sub>L</sub> = 100 pF |  | 135              | 200    | ns     |  |
| t <sub>dis</sub>        | Output disable time            |                       | $T_A = 25^{\circ}C$ , $CL = 10 pF$ , $R_L = 10 k\Omega$ |                         |  | 125              | 200    | ns     |  |
| td(INTR)                | Delay time to reset INTR       |                       | T <sub>A</sub> = 25°C                                   |                         |  | 300              | 450    | nx     |  |
| t <sub>conv</sub>       | Conversion cycle time          |                       | $f_{clock}$ = 100 kHz to 1.46 MHz,                      |                         |  |                  | 73     | clock  |  |
|                         |                                |                       | $T_A = 25^{\circ}C$ ,                                   | See Note 9              |  |                  | 13     | cycles |  |
| CR                      | Free-running conversion rate   | INTR connected to WR, | CS at 0 V                                               | 66                      |  | 8770             | conv/s |        |  |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25$ °C.

- NOTES: 7. These parameters are specified over the recommended analog input voltage range.
  - 8. All errors are measured with reference to an ideal straight line through the end-points of the analog-to-digital transfer characteristics.
  - 9. Although internal conversion is completed in 64 clock periods, a  $\overline{\text{CS}}$  or  $\overline{\text{WR}}$  low-to-high transition is followed by 1 to 8 clock periods before conversion starts. After conversion is complete, part of another clock period is required before a high-to-low transition of  $\overline{\text{INTR}}$  completes the cycle.



SLAS034 - NOVEMBER 1983 - REVISED SEPTEMBER 1986

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Read Operation Timing Diagram



**Figure 2. Write Operation Timing Diagram** 

## ADC0803, ADC0805 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH DIFFERENTIAL INPUTS

SLAS034 - NOVEMBER 1983 - REVISED SEPTEMBER 1986

### PRINCIPLES OF OPERATION

The ADC0803 and ADC0805 each contain a circuit equivalent to 256-resistor network. Analog switches are sequenced by successive-approximation logic to match an analog differential input voltage  $(V_{I+} - V_{I-})$  to a corresponding tap on the 256R network. The most significant bit (MSB) is tested first. After eight spelled out comparisons (64 clock periods), an eight-bit binary code (1111 1111 = full scale) is transferred to an output latch and the interrupt ( $\overline{\text{INTR}}$ ) output goes low. The device can be operated in a free-running mode by connecting the  $\overline{\text{INTR}}$  output to the write ( $\overline{\text{WR}}$ ) input and holding the conversion start ( $\overline{\text{CS}}$ ) input at a low level. To ensure start up under all conditions, a low-level  $\overline{\text{WR}}$  input is required during the power-up cycle. Taking  $\overline{\text{CS}}$  low any time after that will interrupt a conversion in process.

When  $\overline{\text{WR}}$  goes low, the internal successive-approximation register (SAR) and 8-bit shift register are reset. As long as both  $\overline{\text{CS}}$  and  $\overline{\text{WR}}$  remain low, the analog-to-digital converter remains in a reset state. One to eight clock periods after  $\overline{\text{CS}}$  or  $\overline{\text{WR}}$  makes a low-to-high transition, conversion starts.

When  $\overline{\text{CS}}$  and  $\overline{\text{WR}}$  are low, the start flip-flop is set and the interrupt flip-flop and 8-bit register are reset. The next clock pulse transfers a logic high to the output of the start flip-flop. The logic high is ANDed with the next clock pulse, placing a logic high on the reset input of the start flip-flop. If either  $\overline{\text{CS}}$  or  $\overline{\text{WR}}$  have gone high, the set signal to the start flip-flop is removed, causing it to be reset. A logic high is placed on the D input of the eight-bit shift register and the conversion process is started. If  $\overline{\text{CS}}$  and  $\overline{\text{WR}}$  are still low, the start flip-flop, the 8-bit shift register, and the SAR remain reset. This action allows for wide  $\overline{\text{CS}}$  and  $\overline{\text{WR}}$  inputs, with conversion starting from one to eight clock periods after one of the inputs goes high.

When the logic high input has been clocked through the 8-bit shift register, which completes the SAR search, it is applied to an AND gate controlling the output latches and to the D input of a flip-flop. On the next clock pulse, the digital word is transferred to the 3-state output latches and the interrupt flip-flop is set. The output of the interrupt flip-flop is inverted to provide an  $\overline{\text{INTR}}$  output that is high during conversion and low when the conversion is complete.

When a low is at both  $\overline{CS}$  and  $\overline{RD}$ , an output is applied to the DB0 through DB7 outputs and the interrupt flip-flop is reset. When either  $\overline{CS}$  or  $\overline{RD}$  return to a high state, the DB0 through DB7 outputs are disabled (returned to the high-impedance state). The interrupt flip-flop remains reset.



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated