## ADC0831/ADC0832/ADC0834 and ADC0838 8-Bit Serial I/O A/D Converters with Multiplexer Options

## General Description

The ADC0831 series are 8 -bit successive approximation A/D converters with a serial I/O and configurable input multiplexers with up to 8 channels. The serial I/O is configured to comply with the NSC MICROWIRETM serial data exchange standard for easy interface to the COPSTM family of processors, and can interface with standard shift registers or $\mu \mathrm{Ps}$.
The 2-, 4- or 8-channel multiplexers are software configured for single-ended or differential inputs as well as channel assignment.
The differential analog voltage input allows increasing the common-mode rejection and offsetting the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding any smaller analog voltage span to the full 8 bits of resolution.

## Features

- NSC MICROWIRE compatible-direct interface to COPS family processors
- Easy interface to all microprocessors, or operates "stand-alone"
- Operates ratiometrically or with $5 \mathrm{~V}_{\mathrm{DC}}$ voltage reference
- No zero or full-scale adjust required
- 2-, 4- or 8 -channel multiplexer options with address logic
- Shunt regulator allows operation with high voltage supplies
- 0 V to 5 V input range with single 5 V power supply
m Remote operation with serial digital data link
- TTL/MOS input/output compatible
- $0.3^{\prime \prime}$ standard width, 8-, 14- or 20-pin DIP package
a 20 Pin Molded Chip Carrier Package (ADC0838 only)
Key Specifications

| - Resolution | 8 Bits |
| :--- | ---: |
| - Total Unadjusted Error | $\pm 1 / 2$ LSB and $\pm 1$ LSB |
| - Single Supply | 5 VDC |
| (Low Power | 15 mW |
| ■ Conversion Time | $32 \mu \mathrm{~s}$ |

## Typical Application



TL/H/5583-1

| Absolute Maximum Ratings (Notes 18 2) <br> If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications. |  |
| :---: | :---: |
| Current into ${ }^{+}$(Note 3) | 15 mA |
| Supply Voltage, VCC (Note 3) | 6.5 V |
| Voltage |  |
| Logic Inputs | -0.3 V to $\mathrm{Vcc}+0.3 \mathrm{~V}$ |
| Analog Inputs | -0.3 V to $\mathrm{V}_{\text {cc }}+0.3 \mathrm{~V}$ |
| Input Current per Pin (Note 4) Package | $\begin{array}{r}  \pm 5 \mathrm{~mA} \\ \pm 20 \mathrm{~mA} \end{array}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ}$ |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Board |  |


| Lead Temperature (Soldering 10 sec.) |  |
| :--- | :--- |
| Dual-In-Line Package (Plastic) | $260^{\circ} \mathrm{C}$ |
| Dual-In-Line Package (Ceramic) | $300^{\circ} \mathrm{C}$ |
| Molded Chip Carrier Package |  |
| Vapor Phase ( 60 sec.) | $215^{\circ} \mathrm{C}$ |
| $\quad$ Infrared (15 sec.) | $220^{\circ} \mathrm{C}$ |
| ESD Susceptibility (Note 5) | 2000 V |

Operating Ratings (Notes 1 \& 2)

| Supply Voltage, $V_{C C}$ | $4.5 V_{D C}$ to $6.3 V_{D C}$ |
| :--- | ---: |
| Temperature Range | $T_{\text {MIN }} \leq T_{A} \leq T_{\text {MAX }}$ |
| ADC0831/2/4/8BJ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| ADC0831/2/4/8CJ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| ADC0831/2/4/8BCJ |  |
| ADC0831/2/4/8CCJ | $-0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

ADC0838BCV
ADC0831/2/4/8CCN
ADC0838CCV

## Converter and Multiplexer Electrical Characteristics

The following specifications apply for $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}+=\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}} \leq \mathrm{V}_{\mathrm{CC}}+0.1 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$, and $\mathrm{f}_{\mathrm{CLK}}=250 \mathrm{kHz}$ unless otherwise specified. Boldface limits apply from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$.

| Parameter | Conditions | BJ, CJ, BCJ and CCJ Devices |  |  | BCV, CCV, BCN and CCN Devices |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ (Note 12) | Tested Limit (Note 13) | Design Limit (Note 14) | Typ (Note 12) | $\begin{gathered} \text { Tested } \\ \text { Limit } \\ \text { (Note 13) } \\ \hline \end{gathered}$ | Design Limit (Note 14) |  |

## CONVERTER AND MULTIPLEXER CHARACTERISTICS

| Total Unadjusted Error ADC0838BCV ADC0831/2/4/8BCN ADC0831/2/4/8BJ ADC0831/2/4/8BG ADC0838CCV ADC0831/2/4/8CCN ADC0831/2/4/8G ADC0831/2/4/8CCJ | $\begin{aligned} & V_{\text {REF }}=5.00 \mathrm{~V} \\ & \text { (Note 6) } \end{aligned}$ |  | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \\ & \\ & \pm 1 \\ & \pm 1 \end{aligned}$ |  |  | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \\ & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \\ & \\ & \pm 1 \\ & \pm 1 \end{aligned}$ | LSB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Minimum Reference Input Resistance (Note 7) |  | 3.5 | 1.3 |  | 3.5 | 1.3 | 1.3 | k $\Omega$ |
| Maximum Reference Input Resistance (Note 7) |  | 3.5 | 5.9 |  | 3.5 | 5.4 | 5.9 | k $\Omega$ |
| Maximum Common-Mode Input Range (Note 8) |  |  | $\mathbf{v}_{\mathbf{c c}}+0.05$ |  |  | $\mathrm{V}_{C C}+0.05$ | $\mathbf{V}_{\text {cc }}+0.05$ | V |
| Minimum Common-Mode Input Range (Note 8) |  |  | GND - 0.05 |  |  | GND -0.05 | GND-0.05 | V |
| DC Common-Mode Error |  | $\pm 1 / 16$ | $\pm 1 / 4$ |  | $\pm 1 / 16$ | $\pm 1 / 4$ | $\pm 1 / 4$ | LSB |
| Change in zero error from $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ to internal zener operation (Note 3) | $\begin{aligned} & 15 \mathrm{~mA} \text { into } \mathrm{V}+ \\ & \mathrm{V}_{\mathrm{CC}}=\mathrm{N} . \mathrm{C} . \\ & \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V} \end{aligned}$ |  | 1 |  |  | 1 | 1 | LSB |
| $\mathrm{V}_{\mathrm{Z}}$, internal MIN <br> diode breakdown MAX <br> (at $\mathrm{V}_{+}$) (Note 3)  | 15 mA into $\mathrm{V}+$ |  | $\begin{aligned} & 6.3 \\ & 8.5 \end{aligned}$ |  |  | $\begin{aligned} & 6.3 \\ & 8.5 \end{aligned}$ | $\begin{aligned} & 6.3 \\ & 8.5 \end{aligned}$ | V |
| Power Supply Sensitivity | $V_{C C}=5 \mathrm{~V} \pm 5 \%$ | $\pm 1 / 16$ | $\pm 1 / 4$ | $\pm 1 / 4$ | $\pm 1 / 16$ | $\pm 1 / 4$ | $\pm 1 / 4$ | LSB |

Converter and Multiplexer Electrical Characteristics (Continued)
The following specifications apply for $V_{C C}=\mathrm{V}+=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{i}}=25^{\circ} \mathrm{C}$, and f $\mathrm{CLK}=250 \mathrm{kHz}$ unless otherwise specified. Boldface limits apply from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$.

| Parameter | Conditions | BJ, CJ, BCJ and CCJ Devices |  |  | BCV, CCV, BCN and CCN Devices |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ (Note 12) | ```Tested Limit (Note 13)``` | $\begin{gathered} \text { Design } \\ \text { Limit } \\ \text { (Note 14) } \\ \hline \end{gathered}$ | Typ (Note 12) | $\begin{aligned} & \text { Tested } \\ & \text { Limit } \\ & \text { (Note 13) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { Design } \\ \text { Limit } \\ \text { (Note 14) } \end{gathered}$ |  |
| CONVERTER AND MULTIPLEXER CHARACTERISTICS (Continued) |  |  |  |  |  |  |  |  |
| loff, Off Channel Leakage Current (Note 9) | On Channel $=5 \mathrm{~V}$, Off Channel $=0 \mathrm{~V}$ |  | $\begin{gathered} -0.2 \\ -1 \end{gathered}$ |  |  | -0.2 | -1 | $\mu \mathrm{A}$ |
|  | On Channel=0V, <br> Off Channel $=5 \mathrm{~V}$ |  | $\begin{gathered} +0.2 \\ +1 \end{gathered}$ |  |  | +0.2 | +1 | $\mu \mathrm{A}$ |
| ION, On Channel Leakage Current (Note 9) | On Channel = OV, Off Channel $=5 \mathrm{~V}$ |  | $\begin{gathered} -0.2 \\ -1 \end{gathered}$ |  |  | -0.2 | -1 | $\mu \mathrm{A}$ |
|  | On Channel $=5 \mathrm{~V}$, <br> Off Channel = OV |  | $\begin{gathered} +0.2 \\ +1 \end{gathered}$ |  |  | +0.2 | +1 | $\mu \mathrm{A}$ |
| DIGITAL AND DC CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $V_{\text {IN(1) }}$, Logical "1" Input Voltage (Min) | $V_{C C}=5.25 \mathrm{~V}$ |  | 2.0 |  |  | 2.0 | 2.0 | V |
| VIN(0), Logical "0" Input Voltage (Max) | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$ |  | 0.8 |  |  | 0.8 | 0.8 | V |
| IN(1), Logical "1" Input Current (Max) | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ | 0.005 | 1 |  | 0.005 | 1 | 1 | $\mu \mathrm{A}$ |
| $I^{\prime} \mathbb{N}(0)$, Logical " 0 " Input Current (Max) | $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ | -0.005 | -1 |  | -0.005 | -1 | - 1 | $\mu \mathrm{A}$ |
| VOUT(1), Logical "1" Output Voltage (Min) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\ & \text { IOUT }=-360 \mu \mathrm{~A} \\ & \text { IOUT }=-10 \mu \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 2.4 \\ & 4.5 \end{aligned}$ |  |  | $\begin{aligned} & 2.4 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Vout(0), Logical "0" Output Voltage (Max) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V} \\ & \mathrm{IOUT}=1.6 \mathrm{~mA} \end{aligned}$ |  | 0.4 |  |  | 0.4 | 0.4 | V |
| IOUT, TRI-STATE Output Current (Max) | $\begin{aligned} & V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{\text {OUT }}=5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} -0.1 \\ 0.1 \\ \hline \end{gathered}$ | $\begin{gathered} -3 \\ 3 \\ \hline \end{gathered}$ |  | $\begin{gathered} -0.1 \\ 0.1 \\ \hline \end{gathered}$ | $\begin{array}{r} -3 \\ +3 \\ \hline \end{array}$ | $\begin{array}{r} -3 \\ +3 \\ \hline \end{array}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Isource, Output Source Current (Min) | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | -14 | -6.5 |  | -14 | -7.5 | -6.5 | mA |
| ISINK, Output Sink Current (Min) | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ | 16 | 8.0 |  | 16 | 9.0 | 8.0 | mA |
| $\begin{aligned} & \text { ICC, Supply Current (Max) } \\ & \text { ADC0831, ADC0834, } \\ & \text { ADC0838 } \end{aligned}$ |  | 0.9 | 2.5 |  | 0.9 | 2.5 | 2.5 | mA |
| ADC0832 | Includes Ladder Current | 2.3 | 6.5 |  | 2.3 | 6.5 | 6.5 | mA |

## AC Characteristics

The following specifications apply for $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$ and $25^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter |  | Conditions | Typ (Note 12) | $\begin{gathered} \begin{array}{c} \text { Tested } \\ \text { Limit } \end{array} \\ \text { (Note 13) } \\ \hline 10 \end{gathered}$ | Design Limit (Note 14) | Limit Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| folk, Clock Frequency | Min <br> Max |  |  |  | 400 | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| ${ }_{\text {t }}$, Conversion Time |  | Not including MUX Addressing Time |  | 8 |  | 1/fCLK |
| Clock Duty Cycle (Note 10) | Min <br> Max |  |  |  | $\begin{aligned} & 40 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| tsET-UP, $\overline{\text { CS }}$ Falling Edge or Data Input Valid to CLK Rising Edge |  |  |  |  | 250 | ns |
| $t_{\text {HOLD }}$, Data Input Valid after CLK Rising Edge |  |  |  |  | 90 | ns |
| $t_{\mathrm{pd} 1}, \mathrm{t}_{\mathrm{pd}}$-CLK Falling Edge to Output Data Valid (Note 11) |  | $C_{L}=100 \mathrm{pF}$ <br> Data MSB First <br> Data LSB First | $\begin{aligned} & 650 \\ & 250 \end{aligned}$ |  | $\begin{gathered} 1500 \\ 600 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{1 \mathrm{H}}, \mathrm{t}_{0 \mathrm{H}}$-Rising Edge of CS to Data Output and SARS Hi-Z |  | $\begin{aligned} & C_{L}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \text { (see TRI-STATE }{ }^{\oplus} \text { Test Circuits) } \end{aligned}$ | 125 |  | 250 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pf}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$ |  | 500 |  | ns |
| $\mathrm{C}_{\mathrm{IN}}$, Capacitance of Logic Input |  |  | 5 |  |  | pF |
| Cout, Capacitance of Logic Outputs |  |  | 5 |  |  | pF |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions.
Note 2: All voltages are measured with respect to the ground plugs.
Note 3: Internal zener diodes ( 6.3 to 8.5 V ) are connected from $\mathrm{V}+$ to GND and $\mathrm{V}_{\propto C}$ to GND . The zener at $\mathrm{V}+$ can operate as a shunt regulator and is connected to $V_{C C}$ via a conventional diode. Since the zener voltage equals the $A / D$ 's breakdown voltage, the diode insures that $V_{C C}$ will be below breakdown when the device is powered from $V+$. Functionality is therefore guaranteed for $V+$ operation even though the resultant voltage at $V_{C C}$ may exceed the specified Absolute Max of 6.5 V . It is recommended that a resistor be used to limit the max current into $\mathrm{V}+$. (See Figure 3 in Functional Description Section 6.0)

Note 4: When the input voltage $\left(\mathrm{V}_{\mathbb{I N}}\right)$ at any pin exceeds the power supply rails $\left(\mathrm{V}_{\mathbb{I N}}<\mathrm{V}^{-}\right.$or $\left.\mathrm{V}_{\mathbb{I N}}>\mathrm{V}^{+}\right)$the absolute value of current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can exceed the power supply boundaries with a 5 mA current limit to four.

Note 5: Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 6: Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors.
Note 7: Cannot be tested for ADC0832.
Note 8: For $V_{\mathbb{N}}(-) \geq \mathrm{V}_{\mathbb{N}}(+)$ the digital output code will be 00000000 . Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater then the $\mathrm{V}_{\mathrm{CC}}$ supply. Be careful, during testing at low $\mathrm{V}_{\mathrm{CC}}$ levels ( 4.5 V ), as high level analog inputs ( 5 V ) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog $\mathrm{V}_{\mathbb{N}}$ or $\mathrm{V}_{\mathrm{REF}}$ does not exceed the supply voltage by more than 50 mV , the output code will be correct. To achieve an absolute $0 \mathrm{~V}_{\mathrm{DC}}$ to $5 \mathrm{~V}_{\mathrm{DC}}$ input voltage range will therefore require a minimum supply voltage of $4.950 \mathrm{~V}_{\mathrm{DC}}$ over temperature variations, initial tolerance and loading.

Note 9: Leakage current is measured with the clock not switching.
Note 10: A $\mathbf{4 0 \%}$ to $\mathbf{6 0 \%}$ clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum, time the clock is high or the minimum time the clock is low must be at least $1 \mu \mathrm{~s}$. The maximum time the clock can be high is $60 \mu \mathrm{~s}$. The clock can be stopped when low so long as the analog input voltage remains stable.
Note 11: Since data, MSB first, is the output of the comparator used in the successive approximation loop, an additional delay is built in (see Block Diagram) to allow for comparator response time.
Note 12: Typicals are at $25^{\circ} \mathrm{C}$ and represent most likely parametric norm.
Note 13: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 14: Guaranteed but not $100 \%$ production tested. These limits are not used to calculate outgoing quality levels.

## Typical Performance Characteristics







Note: For ADC0832 add IREF.


TL/H/5583-2


TL/H/5583-40

## Leakage Current Test Circuit



## TRI-STATE Test Circuits and Waveforms


$\mathrm{t}_{\mathrm{OH}}$



TL/H/5583-23

## Timing Diagrams



ADC0831 Start Conversion Timing


Timing Diagrams (Continued)


TL/H/5583-27



* Make sure clock edge \#18 clocks in the LSB before $\overline{\text { SE }}$ is taken low


## ADC0838 Functional Block Diagram



## Connection Diagrams



ADC0834 4-Channel MUX
Dual-In-Line Package


TL/H/5583-30
Top View
COM internally connected to A GND

ADC0831 Single Differential Input Dual-In-Line Package


Top View

COM internally connected to GND.
$\mathrm{V}_{\text {REF }}$ internally connected to $\mathrm{V}_{\mathrm{CC}}$.

ADC0838 8-Channel MUX
Molded Chip Carrier (PCC) Package


TL/H/5583-33

## Functional Description

### 1.0 MULTIPLEXER ADDRESSING

The design of these converters utilizes a sample-data comparator structure which provides for a differential analog input to be converted by a successive approximation routine.
The actual voltage converted is always the difference between an assigned " + " input terminal and a " - " input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned " + " input is less than the "-" input the converter responds with an all zeros output code.
A unique input multiplexing scheme has been utilized to provide multiple analog channels with software-configurable single-ended, differential, or a new pseudo-differential option which will convert the difference between the voltage at any analog input and a common terminal. The analog signal conditioning required in transducer-based data acquisition systems is significantly simplified with this type of input flexibility. One converter package can now handle ground referenced inputs and true differential inputs as well as signals with some arbitrary reference voltage.
A particular input configuration is assigned during the MUX addressing sequence, prior to the start of a conversion. The MUX address selects which of the analog inputs are to be enabled and whether this input is single-ended or differen-
tial. In the differential case, it also assigns the polarity of the channels. Differential inputs are restricted to adjacent channel pairs. For example channel 0 and channel 1 may be selected as a different pair but channel 0 or 1 cannot act differentially with any other channel. In addition to selecting differential mode the sign may also be selected. Channel 0 may be selected as the positive input and channel 1 as the negative input or vice versa. This programmability is best illustrated by the MUX addressing codes shown in the following tables for the various product options.
The MUX address is shifted into the converter via the DI line. Because the ADC0831 contains only one differential input channel with a fixed polarity assignment, it does not require addressing.
The common input line on the ADC0838 can be used as a pseudo-differential input. In this mode, the voltage on this pin is treated as the "-" input for any of the other input channels. This voltage does not have to be analog ground; it can be any reference potential which is common to all of the inputs. This feature is most useful in single-supply application where the analog circuitry may be biased up to a potential other than ground and the output signals are all referred to this potential.

Functional Description
(Continued)
TABLE II. MUX Addressing: ADC0838
Single-Ended MUX Mode

| MUX Address |  |  |  |  | Analog Single-Ended Channel \# |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/ <br> DIF | ODD/ <br> SIGN | $\mathbf{1}$ SELECT |  | $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ |
| 1 | 0 | 0 | 0 | + |  |  |  |  |  |  |  | - |
| 1 | 0 | 0 | 1 |  |  | + |  |  |  |  |  | - |
| 1 | 0 | 1 | 0 |  |  |  |  | + |  |  |  | - |
| 1 | 0 | 1 | 1 |  |  |  |  |  |  | + |  | - |
| 1 | 1 | 0 | 0 |  | + |  |  |  |  |  |  | - |
| 1 | 1 | 0 | 1 |  |  |  | + |  |  |  |  | - |
| 1 | 1 | 1 | 0 |  |  |  |  |  | + |  |  | - |
| 1 | 1 | 1 | 1 |  |  |  |  |  |  |  | + | - |

Differential MUX Mode

| MUX Address |  |  |  | Analog Differential Channel-Pair \# |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\frac{\text { SGL/ }}{\overline{\text { DIF }}}$ | $\begin{aligned} & \text { ODD/ } \\ & \text { SIGN } \end{aligned}$ | SELECT |  | 0 |  | 1 |  | 2 |  | 3 |  |
|  |  | 1 | 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| 0 | 0 | 0 | 0 | + | - |  |  |  |  |  |  |
| 0 | 0 | 0 | 1 |  |  | + | - |  |  |  |  |
| 0 | 0 | 1 | 0 |  |  |  |  | + | - |  |  |
| 0 | 0 | 1 | 1 |  |  |  |  |  |  | + | - |
| 0 | 1 | 0 | 0 | - | + |  |  |  |  |  |  |
| 0 | 1 | 0 | 1 |  |  | - | + |  |  |  |  |
| 0 | 1 | 1 | 0 |  |  |  |  | - | $+$ |  |  |
| 0 | 1 | 1 | 1 |  |  |  |  |  |  | - | $+$ |

TABLE III. MUX Addressing: ADC0834
Single-Ended MUX Mode

| MUX Address |  |  | Channel \# |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL// <br> DIF | ODD/ <br> SIGN | SELECT | 0 | 1 | 2 | 3 |
|  | $\mathbf{1}$ | 0 |  |  |  |  |
| 1 | 0 | 0 |  |  | + |  |
| 1 | 0 | 1 |  | + |  |  |
| 1 | 1 | 0 |  |  |  | + |
| 1 | 1 | 1 |  |  |  |  |

COM is internally tied to A GND
Differential MUX Mode

| MUX Address |  |  | Channel \# |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL// <br> DIF | ODD/ <br> SIGN | SELECT | $\mathbf{0}$ | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ |
|  | $\mathbf{1}$ | $\mathbf{0}$ |  | - |  |  |
| 0 | 0 | 0 |  |  | + | - |
| 0 | 0 | 1 |  | - | + |  |
| 0 | 1 | 0 | - |  | - | + |
| 0 | 1 | 1 |  |  |  |  |

TABLE IV. MUX Addressing: ADC0832

Single-Ended MUX Mode

| MUX Address |  | Channel \# |  |
| :---: | :---: | :---: | :---: |
| SGL/ <br> DIF | ODD/ <br> SIGN | 0 | 1 |
| 1 | 0 | + |  |
| 1 | 1 |  | + |

COM is internally tied to A GND

Differential MUX Mode

| MUX Address |  | Channel \# |  |
| :---: | :---: | :---: | :---: |
| SGL/ <br> DIF | ODD/ <br> SIGN | 0 | 1 |
| 0 | 0 | + | - |
| 0 | 1 | - | + |

## Functional Description (Continued)

Since the input configuration is under software control, it can be modified, as required, at each conversion. A channel can be treated as a single-ended, ground referenced input for one conversion; then it can be reconfigured as part of a differential channel for another conversion. Figure 1 illustrates the input flexibility which can be achieved.
The analog input voltages for each channel can range from 50 mV below ground to 50 mV above $\mathrm{V}_{\mathrm{CC}}$ (typically 5 V ) without degrading conversion accuracy.

### 2.0 THE DIGITAL INTERFACE

A most important characteristic of these converters is their serial data link with the controlling processor. Using a serial communication format offers two very significant system improvements; it allows more function to be included in the converter package with no increase in package size and it can eliminate the transmission of low level analog signals by locating the converter right at the analog sensor; transmitting highly noise immune digital data back to the host processor.

To understand the operation of these converters it is best to refer to the Timing Diagrams and Functional Block Diagram and to follow a complete conversion sequence. For clarity a separate diagram is shown of each device.

1. A conversion is initiated by first pulling the $\overline{\mathrm{CS}}$ (chip select) line low. This line must be held low for the entire conversion. The converter is now waiting for a start bit and its MUX assignment word.
2. A clock is then generated by the processor (if not provided continuously) and output to the A/D clock input.
3. On each rising edge of the clock the status of the data in (DI) line is clocked into the MUX address shift register. The start bit is the first logic "1" that appears on this line (all leading zeros are ignored). Following the start bit the converter expects the next 2 to 4 bits to be the MUX assignment word.


TL/H/5583-9
FIGURE 1. Analog Input Multiplexer Options for the ADC0838

## Functional Description (Continued)

4. When the start bit has been shifted into the start location of the MUX register, the input channel has been assigned and a conversion is about to begin. An interval of $1 / 2$ clock period (where nothing happens) is automatically inserted to allow the selected MUX channel to settle. The SAR status line goes high at this time to signal that a conversion is now in progress and the DI line is disabled (it no longer accepts data).
5. The data out (DO) line now comes out of TRI-STATE and provides a leading zero for this one clock period of MUX settling time.
6. When the conversion begins, the output of the SAR comparator, which indicates whether the analog input is greater than (high) or less than (low) each successive voltage from the internal resistor ladder, appears at the DO line on each falling edge of the clock. This data is the result of the conversion being shifted out (with the MSB coming first) and can be read by the processor immediately.
7. After 8 clock periods the conversion is completed. The SAR status line returns low to indicate this $1 / 2$ clock cycle later.
8. If the programmer prefers, the data can be provided in an LSB first format [this makes use of the shift enable ( $\overline{\mathrm{SE}}$ ) control line]. All 8 bits of the result are stored in an output shift register. On devices which do not include the SE control line, the data, LSB first, is automatically shifted out the DO line, after the MSB first data stream. The DO line then goes low and stays low until $\overline{\mathrm{CS}}$ is returned high. On the ADC0838 the SE line is brought out and if held high, the value of the LSB remains valid on the DO line. When $\overline{\mathrm{SE}}$ is forced low, the data is then clocked out LSB first. The ADC0831 is an exception in that its data is only output in MSB first format.
9. All internal registers are cleared when the $\overline{\mathrm{CS}}$ line is high. If another conversion is desired, $\overline{\mathrm{CS}}$ must make a high to low transition followed by address information.

a) Ratiometric

The DI and DO lines can be tied together and controlled through a bidirectional processor I/O bit with one wire. This is possible because the DI input is only "looked-at" during the MUX addressing interval while the DO line is still in a high impedance state.

### 3.0 REFERENCE CONSIDERATIONS

The voltage applied to the reference input to these converters defines the voltage span of the analog input (the difference between $\mathrm{V}_{\operatorname{IN}(\mathrm{MAX})}$ and $\mathrm{V}_{\text {IN(MIN) }}$ ) over which the 256 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pin must be connected to a voltage source capable of driving the reference input resistance of typically $3.5 \mathrm{k} \Omega$. This pin is the top of a resistor divider string used for the successive approximation conversion.
In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the $V_{\text {REF }}$ pin can be tied to $\mathrm{V}_{\mathrm{CC}}$ (done internally on the ADC0832). This technique relaxes the stability requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition.

For absolute accuracy, where the analog input varies between very specific voltage limits, the reference pin can be biased with a time and temperature stable voltage source. The LM385 and LM336 reference diodes are good low current devices to use with these converters.
The maximum value of the reference is limited to the $V_{C C}$ supply voltage. The minimum value, however, can be quite small (see Typical Performance Characteristics) to allow direct conversions of transducer outputs providing less than a 5 V output span. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter ( 1 LSB equals $\mathrm{V}_{\text {REF }} /$ 256).


TL/H/5583-10
b) Absolute with a Reduced Span

FIGURE 2. Reference Examples

## Functional Description (Continued)

### 4.0 THE ANALOG INPUTS

The most important feature of these converters is that they can be located right at the analog signal source and through just a few wires can communicate with a controlling processor with a highly noise immune serial bit stream. This in itself greatly minimizes circuitry to maintain analog signal accuracy which otherwise is most susceptible to noise pickup. However, a few words are in order with regard to the analog inputs should the input be noisy to begin with or possibly riding on a large common-mode voltage.
The differential input of these converters actually reduces the effects of common-mode input noise, a signal common to both selected " + " and "-" inputs for a conversion (60 Hz is most typical). The time interval between sampling the " + " input and then the " -" input is $1 / 2$ of a clock period. The change in the common-mode voltage during this short time interval can cause conversion errors. For a sinusoidal common-mode signal this error is:

$$
\mathrm{V}_{\text {error }}(\max )=\mathrm{V}_{\mathrm{PEAK}}\left(2 \pi \mathrm{f}_{\mathrm{CM}}\right)\left(\frac{0.5}{\mathrm{f}_{\mathrm{CLK}}}\right)
$$

where $\mathrm{f}_{\mathrm{CM}}$ is the frequency of the common-mode signal,

$$
V_{\text {PEAK }} \text { is its peak voltage value }
$$

and $\mathrm{f}_{\text {CLK }}$, is the A/D clock frequency.
For a 60 Hz common-mode signal to generate a $1 / 4$ LSB error ( $\approx 5 \mathrm{mV}$ ) with the converter running at 250 kHz , its peak value would have to be 6.63 V which would be larger than allowed as it exceeds the maximum analog input limits.
Due to the sampling nature of the analog inputs short spikes of current enter the " + " input and exit the " - " input at the clock edges during the actual conversion. These currents decay rapidly and do not cause errors as the internal comparator is strobed at the end of a clock period. Bypass capacitors at the inputs will average these currents and cause an effective DC current to flow through the output resistance of the analog signal source. Bypass capacitors should not be used if the source resistance is greater than $1 \mathrm{k} \Omega$.
This source resistance limitation is important with regard to the DC leakage currents of input multiplexer as well. The worst-case leakage current of $\pm 1 \mu \mathrm{~A}$ over temperature will create a 1 mV input error with a $1 \mathrm{k} \Omega$ source resistance. An op amp RC active low pass filter can provide both impedance buffering and noise filtering should a high impedance signal source be required.

### 5.0 OPTIONAL ADJUSTMENTS

### 5.1 Zero Error

The zero of the A/D does not require adjustment. If the minimum analog input voltage value, $\mathrm{V}_{\text {IN(MIN) }}$, is not ground a zero offset can be done. The converter can be made to output 00000000 digital code for this minimum input voltage by biasing any $V_{I N}(-)$ input at this $V_{\text {IN(MIN }}$ ) value. This utilizes the differential mode operation of the A/D.
The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the $\mathrm{V}_{\mathrm{IN}}(-)$ input and applying a small magnitude positive voltage to the $\mathrm{V}_{\mathrm{IN}}(+)$ input. Zero error is the difference between the actual DC input voltage which is necessary to just cause an output digital code transition from 00000000 to 00000001 and the ideal $1 / 2$ LSB value $\left(1 / 2 \mathrm{LSB}=9.8 \mathrm{mV}\right.$ for $\left.\mathrm{V}_{\mathrm{REF}}=5.000 \mathrm{~V} \mathrm{DC}\right)$.

### 5.2 Full-Scale

The full-scale adjustment can be made by applying a differential input voltage which is $11 / 2$ LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the $V_{\text {REF }}$ input (or $V_{C C}$ for the ADC0832) for a digital output code which is just changing from 11111110 to 11111111.

### 5.3 Adjusting for an Arbitrary Analog Input Voltage Range

If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A $\mathrm{V}_{\mathrm{IN}}(+)$ voltage which equals this desired zero reference plus $1 / 2$ LSB (where the LSB is calculated for the desired analog span, using $1 \mathrm{LSB}=$ analog span/256) is applied to selected " + " input and the zero reference voltage at the corresponding "-" input should then be adjusted to just obtain the $00_{\text {HEX }}$ to 01 HEX code transition.
The full-scale adjustment should be made [with the proper $\mathrm{V}_{I N}(-)$ voltage applied] by forcing a voltage to the $\mathrm{V}_{\mathrm{IN}}(+)$ input which is given by:

$$
\mathrm{V}_{\mathrm{IN}}(+) \text { fs adj }=\mathrm{V}_{\mathrm{MAX}}-1.5\left[\frac{\left(\mathrm{~V}_{\mathrm{MAX}}-\mathrm{V}_{\mathrm{MIN}}\right)}{256}\right]
$$

where:
$V_{M A X}=$ the high end of the analog input range and
$\mathrm{V}_{\mathrm{MIN}}=$ the low end (the offset zero) of the analog range.
(Both are ground referenced.)
The $V_{\text {REF }}$ (or $V_{C C}$ ) voltage is then adjusted to provide a code change from FE HEX to FFHEX. This completes the adjustment procedure.

### 6.0 POWER SUPPLY

A unique feature of the ADC0838 and ADC0834 is the inclusion of a zener diode connected from the $\mathrm{V}^{+}$terminal to ground which also connects to the $\mathrm{V}_{\mathrm{CC}}$ terminal (which is the actual converter supply) through a silicon diode, as shown in Figure 3. (See Note 3)


TL/H/5583-11
FIGURE 3. An On-Chip Shunt Regulator Diode

## Functional Description (Continued)

This zener is intended for use as a shunt voltage regulator to eliminate the need for any additional regulating components. This is most desirable if the converter is to be remotely located from the system power source. Figures 4 and 5 illustrate two useful applications of this on-board zener when an external transistor can be afforded.
An important use of the interconnecting diode between $\mathrm{V}+$ and $\mathrm{V}_{\mathrm{CC}}$ is shown in Figures 6 and 7. Here, this diode is used as a rectifier to allow the $\mathrm{V}_{\mathrm{CC}}$ supply for the converter

## Applications



FIGURE 4. Operating with a Temperature Compensated Reference


TL/H/5583-35
FIGURE 6. Generating $\mathbf{V}_{\mathbf{C C}}$ from the Converter Clock
to be derived from the clock. The low current requirements of the $A / D$ and the relatively high clock frequencies used (typically in the range of $10 \mathrm{k}-400 \mathrm{kHz}$ ) allows using the small value filter capacitor shown to keep the ripple on the $V_{C C}$ line to well under $1 / 4$ of an LSB. The shunt zener regulator can also be used in this mode. This requires a clock voltage swing which is in excess of $\mathrm{V}_{\mathrm{z}}$. A current limit for the zener is needed, either built into the clock generator or a resistor can be used from the CLK pin to the $\mathrm{V}^{+}$pin.


FIGURE 5. Using the A/D as the System Supply Regulator


TL/H/5583-36
FIGURE 7. Remote SensingClock and Power on 1 Wire

## Applications (Continued)

Digital Link and Sample Controlling Software for the Serially Oriented COP420 and the Bit Programmable I/O INS8048


COP CODING EXAMPLE
Mnemonic Instruction

LEI ENABLES SIO's INPUT AND OUTPUT
SC $\quad \mathrm{C}=1$
OGI $\quad \mathrm{GO}=0(\overline{\mathrm{CS}}=0)$
CLR A CLEARS ACCUMULATOR
AISC 1 LOADS ACCUMULATOR WITH 1
XAS EXCHANGES SIO WITH ACCUMULATOR AND STARTS SK CLOCK
LDD LOADS MUX ADDRESS FROM RAM INTO ACCUMULATOR
NOP -
XAS LOADS MUX ADDRESS FROM ACCUMULATOR TO SIO REGISTER
$\uparrow$
8 INSTRUCTIONS
$\downarrow$
XAS READS HIGH ORDER NIBBLE (4 BITS) INTO ACCUMULATOR
XIS PUTS HIGH ORDER NIBBLE INTO RAM
CLR A CLEARS ACCUMULATOR
RC $\quad C=0$
XAS READS LOW ORDER NIBBLE INTO ACCUMULATOR AND STOPS SK
XIS PUTS LOW ORDER NIBBLE INTO RAM
OGI $\quad \mathrm{GO}=1$ ( $\overline{\mathrm{CS}}=1$ )
LEI DISABLES SIO's INPUT AND OUTPUT


TL/H/5583-13

## 8048 CODING EXAMPLE

Mnemonic
START:
ANL
MOV
MOV A, \#ADDR
LOOP 1: RRC A
JC ONE

ANL
JMP
P1, \#OFEH CONT

P1, \#1 ORL
CALL DJNZ B,LOOP 1 CALL PULSE MOV B, \#8 PULSE A, P1
RRC A
RRC A
MOV A, C
RLC A
MOV C, A
DJNZ B, LOOP 2
RETR

PULSE: ORL
NOP
P1, \# 04 PULSE SUBROUTINE
;SK $\leftarrow 1$
;DELAY
ANL P1, \#OFBH ;SK $\leftarrow 0$

## Applications (Continued)

## A 'Stand-Alone" Hook-Up for ADC0838 Evaluation


*Pinouts shown for ADC0838.
For all other products tie to
pin functions as shown.

Low-Cost Remote Temperature Sensor


Operating with Ratiometric Transducers

${ }^{-} \mathrm{V}_{\text {IN }}(-)=0.15 \mathrm{~V}_{\mathrm{CC}}$
$15 \%$ of $V_{C C} \leq V_{X D R} \leq 85 \%$ of $V_{C C}$


Zero-Shift and Span Adjust: $\mathbf{2 V} \leq \mathbf{V}_{\mathbf{I N}} \leq \mathbf{5 V}$


Applications (Continued)


Controller performs a routine to determine which input polarity ( 9 -bit example) or which channel pair (10-bit example) provides a non-zero output code. This information provides the extra bits.
a) 9-Bit $A / D$
b) $10-$ Bit A/D

Protecting the Input


High Accuracy Comparators


TL/H/5583-38

Digital Load Cell


TL/H/5583-19

- Uses one more wire than load cell itself
- Two mini-DIPs could be mounted inside load cell for digital output transducer
- Electronic offset and gain trims relax mechanical specs for gauge factor and offset
- Low level cell output is converted immediately for high noise immunity

Applications (Continued)


TL/H/5583-20

- No power required remotely
- 1500 V isolation

Applications (Continued)


[^0]TL/H/5583-21

Applications (Continued)
Two Wire 1-Channel Interface


- Simpler version of 8-channel
- CS derived from long CLK pulse



## Ordering Information

| Part Number | Analog Input Channels | Total Unadjusted Error | Package | Temperature Range |
| :---: | :---: | :---: | :---: | :---: |
| ADC0831BJ ADC0831BCJ ADC0831BCN | 1 | $\pm 1 / 2$ | Hermetic (J) <br> Hermetic (J) <br> Molded ( N ) | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |
| ADC0831CCJ ADC0831CCN |  | $\pm 1$ | Hermetic (J) <br> Molded (N) | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |
| ADC0832BJ ADC0832BCJ ADC0832BCN | 2 | $\pm 1 / 2$ | Hermetic (J) <br> Hermetic (J) <br> Molded ( N ) | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |
| ADC0832CCJ <br> ADC0832CCN |  | $\pm 1$ | Hermetic ( J ) <br> Molded ( N ) | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |
| ADC0834BJ ADC0834BCJ ADC0834BCN | 4 | $\pm 1 / 2$ | Hermetic (J) <br> Hermetic (J) <br> Molded (N) | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |
| ADC0834CCJ ADC0834CCN |  | $\pm 1$ | Hermetic ( J ) <br> Molded (N) | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |
| ADC0838BJ <br> ADC0838BCJ <br> ADC0838BCV <br> ADC0838BCN | 8 | $\pm 1 / 2$ | Hermetic (J) <br> Hermetic (J) PCC (V) <br> Molded (N) | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |
| ADC0838CCJ ADC0838CCV ADC0838CCN |  | $\pm 1$ | $\begin{aligned} & \text { Hermetic (J) } \\ & \text { PCC (V) } \\ & \text { Molded (N) } \\ & \hline \end{aligned}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \end{gathered}$ |


[^0]:    - No additional connections
    - Timing arranged for 40 kHz , could be changed up or down by component change
    - $10 \%$ CLK frequency change without component change OK

