

# ADC128S102QML 8-Channel, 50 kSPS to 1 MSPS, 12-Bit A/D Converter

Check for Samples: ADC128S102QML

### **FEATURES**

- Total lonizing Dose 100 krad(Si)
- Single Event Latch-up 120 MeV-cm<sup>2</sup>/mg
- · Eight input channels
- Variable power management
- · Independent analog and digital supplies
- SPI™/ QSPI™/ MICROWIRE™/DSP compatible
- Packaged in 16-lead Ceramic SOIC

### **APPLICATIONS**

- Automotive Navigation
- Portable Systems
- Medical Instruments
- Mobile Communications
- Instrumentation and Control Systems

### **DESCRIPTION**

The ADC128S102 is a low-power, eight-channel CMOS 12-bit analog-to-digital converter specified for conversion throughput rates of 50 kSPS to 1 MSPS. The converter is based on a successive-approximation register architecture with an internal track-and-hold circuit. It can be configured to accept up to eight input signals at inputs IN0 through IN7.

The output serial data is straight binary and is compatible with several standards, such as SPI™, QSPI™, MICROWIRE™, and many common DSP serial interfaces.

The ADC128S102 may be operated with independent analog and digital supplies. The analog supply  $(V_A)$  can range from +2.7V to +5.25V, and the digital supply  $(V_D)$  can range from +2.7V to  $V_A$ . Normal power consumption using a +3V or +5V supply is 2.3 mW and 10.7 mW, respectively. The power-down feature reduces the power consumption to 0.06  $\mu$ W using a +3V supply and 0.25  $\mu$ W using a +5V supply.

**Table 1. Key Specifications** 

|                                   |             | VALUE     | UNIT      |
|-----------------------------------|-------------|-----------|-----------|
| Conversion Rate                   |             |           | MSPS      |
| $DNL (V_A = V_D = 5.0 V)$         | +1.5 / -0.9 | LSB (max) |           |
| $INL (V_A = V_D = 5.0 \text{ V})$ |             |           | LSB (max) |
| Power Consumption                 |             |           |           |
|                                   | 3V Supply   | 2.3       | mW (typ)  |
|                                   | 5V Supply   | 10.7      | mW (typ)  |

## **Connection Diagram**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

MICROWIRE is a trademark of Texas Instruments.

SPI, QSPI are trademarks of Motorola, Inc..

All other trademarks are the property of their respective owners.



## **Block Diagram**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **Pin Descriptions and Equivalent Circuits**

| Pin No.     | Symbol         | Equivalent Circuit | Description                                                                                                                                                                                                                                                 |
|-------------|----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ANALOG I/O  | )              |                    |                                                                                                                                                                                                                                                             |
| 4 - 11      | IN0 to IN7     |                    | Analog inputs. These signals can range from 0V to V <sub>REF</sub> .                                                                                                                                                                                        |
| DIGITAL I/O |                |                    |                                                                                                                                                                                                                                                             |
| 16          | SCLK           |                    | Digital clock input. The guaranteed performance range of frequencies for this input is 0.8 MHz to 16 MHz. This clock directly controls the conversion and readout processes.                                                                                |
| 15          | DOUT           |                    | Digital data output. The output samples are clocked out of this pin on the falling edges of the SCLK pin.                                                                                                                                                   |
| 14          | DIN            |                    | Digital data input. The ADC128S102QML's Control Register is loaded through this pin on rising edges of the SCLK pin.                                                                                                                                        |
| 1           | CS             |                    | Chip select. On the falling edge of $\overline{\text{CS}}$ , a conversion process begins. Conversions continue as long as $\overline{\text{CS}}$ is held low.                                                                                               |
| POWER SUF   | PPLY           |                    |                                                                                                                                                                                                                                                             |
| 2           | V <sub>A</sub> |                    | Positive analog supply pin. This voltage is also used as the reference voltage. This pin should be connected to a quiet +2.7V to +5.25V source and bypassed to GND with 1 µF and 0.1 µF monolithic ceramic capacitors located within 1 cm of the power pin. |
| 13          | V <sub>D</sub> |                    | Positive digital supply pin. This pin should be connected to a +2.7V to $V_A$ supply, and bypassed to GND with a 0.1 $\mu$ F monolithic ceramic capacitor located within 1 cm of the power pin.                                                             |
| 3           | AGND           |                    | The ground return for the analog supply and signals.                                                                                                                                                                                                        |
| 12          | DGND           |                    | The ground return for the digital supply and signals.                                                                                                                                                                                                       |



## Absolute Maximum Ratings (1)

| Analog Supply Voltage V <sub>A</sub>       | -0.3V to 6.5V                            |
|--------------------------------------------|------------------------------------------|
| Digital Supply Voltage V <sub>D</sub>      | -0.3V to V <sub>A</sub> + 0.3V, max 6.5V |
| Voltage on Any Pin to GND                  | -0.3V to V <sub>A</sub> +0.3V            |
| Input Current at Any Pin (2)               | ±10 mA                                   |
| Power Dissipation (3)                      | T <sub>A</sub> = 25°C                    |
| Package Input Current (2)                  | ±20 mA                                   |
| ESD Susceptibility (4)<br>Human Body Model | (Class 3A) 8000V                         |
| Soldering Temperature<br>10 seconds        | 260°C                                    |
| Junction Temperature                       | +175°C                                   |
| Storage Temperature                        | −65°C to +150°C                          |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < AGND or V<sub>IN</sub> > V<sub>A</sub> or V<sub>D</sub>), the current at that pin should be limited to 10 mA. The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to two.
- (3) The absolute maximum junction temperature (T<sub>J</sub>max) for this device is 175°C. The maximum allowable power dissipation is dictated by T<sub>J</sub>max, the junction-to-ambient thermal resistance (θ<sub>JA</sub>), and the ambient temperature (T<sub>A</sub>), and can be calculated using the formula P<sub>D</sub>MAX = (T<sub>J</sub>max ¬ T<sub>A</sub>)/θ<sub>JA</sub>. The values for maximum power dissipation listed above will be reached only when the ADC128S102QML is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided.
- (4) Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through ZERO ohms

## Operating Ratings (1) (2)

| <u> </u>                      |                         |
|-------------------------------|-------------------------|
| Operating Temperature         |                         |
| T <sub>MIN</sub>              | −55°C                   |
| T <sup>MAX</sup>              | +125°C                  |
| V <sub>A</sub> Supply Voltage | +2.7V to +5.25V         |
| V <sub>D</sub> Supply Voltage | +2.7V to V <sub>A</sub> |
| Digital Input Voltage         | 0V to V <sub>A</sub>    |
| Analog Input Voltage          | 0V to V <sub>A</sub>    |
| Clock Frequency               | 0.8 MHz to 16 MHz       |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

#### **Package Thermal Resistance**

| Package                  | $\theta_{JA}$ | θ <sub>JC</sub> |  |  |
|--------------------------|---------------|-----------------|--|--|
| 16-lead Cerpack Gullwing | 127°C/W       | 11.2°C/ W       |  |  |

#### **Quality Conformance Inspection**

MIL-STD-883, Method 5005 - Group A

| Subgroup | Description      | Temp (°C) |
|----------|------------------|-----------|
| 1        | Static tests at  | +25       |
| 2        | Static tests at  | +125      |
| 3        | Static tests at  | -55       |
| 4        | Dynamic tests at | +25       |

<sup>(2)</sup> All voltages are measured with respect to GND = 0V, unless otherwise specified.

SNAS411M - AUGUST 2008-REVISED JANUARY 2011

www.ti.com

| Subgroup | Description         | Temp (°C) |
|----------|---------------------|-----------|
| 5        | Dynamic tests at    | +125      |
| 6        | Dynamic tests at    | -55       |
| 7        | Functional tests at | +25       |
| 8A       | Functional tests at | +125      |
| 8B       | Functional tests at | -55       |
| 9        | Switching tests at  | +25       |
| 10       | Switching tests at  | +125      |
| 11       | Switching tests at  | -55       |
| 12       | Setting time at     | +25       |
| 13       | Setting time at     | +125      |
| 14       | Setting time at     | -55       |



# **ADC128S102QML Converter Electrical Characteristics**

The following specifications apply for AGND = DGND = 0V,  $f_{SCLK}$  = 0.8 MHz to 16 MHz,  $f_{SAMPLE}$  = 50 kSPS to 1 MSPS,  $C_L$  = 50pF, unless otherwise noted.

| Symbol    | Parameter                        | Conditio <b>Ns</b> tes                                                      | Typical | Min         | Max  | Units | Sub-<br>groups |
|-----------|----------------------------------|-----------------------------------------------------------------------------|---------|-------------|------|-------|----------------|
| STATIC CO | ONVERTER CHARACTERISTICS         |                                                                             |         |             |      |       |                |
|           | Resolution with No Missing Codes |                                                                             |         |             | 12   | Bits  |                |
| INL       | Integral Non-Linearity (End      | $V_A = V_D = +3.0V$                                                         | ±0.6    | -1.0        | +1.1 | LSB   | 1, 2, 3        |
| IINL      | Point Method)                    | $V_A = V_D = +5.0V$                                                         | ±0.9    | -1.25       | +1.4 | LSB   | 1, 2, 3        |
|           |                                  | $V_A = V_D = +3.0V$                                                         | +0.5    |             | +0.9 | LSB   | 1, 2, 3        |
| DNL       | Differential Non-Linearity       | V <sub>A</sub> = V <sub>D</sub> = +3.0V                                     | -0.3    | -0.7        |      | LSB   | 1, 2, 3        |
| DINL      | Differential Non-Linearity       | $V_A = V_D = +5.0V$                                                         | +0.9    |             | +1.5 | LSB   | 1, 2, 3        |
|           |                                  | V <sub>A</sub> = V <sub>D</sub> = +3.0V                                     | -0.5    | -0.9        |      | LSB   | 1, 2, 3        |
| $V_{OFF}$ | Offset Error                     | $V_A = V_D = +3.0V$                                                         | +0.8    | -2.3        | +2.3 | LSB   | 1, 2, 3        |
| VOFF      | Oliset Elloi                     | $V_A = V_D = +5.0V$                                                         | +1.1    | -2.3        | +2.3 | LSB   | 1, 2, 3        |
| OEM       | Offset Error Match               | $V_A = V_D = +3.0V$                                                         | ±0.1    | <b>−1.5</b> | +1.5 | LSB   | 1, 2, 3        |
| OLIVI     | Offset Effor Match               | $V_A = V_D = +5.0V$                                                         | ±0.3    | <b>−1.5</b> | +1.5 | LSB   | 1, 2, 3        |
| FSE       | Full Scale Error                 | $V_A = V_D = +3.0V$                                                         | +0.8    | -2.0        | +2.0 | LSB   | 1, 2, 3        |
| I OL      | Full Scale Lift                  | $V_A = V_D = +5.0V$                                                         | +0.3    | -2.0        | +2.0 | LSB   | 1, 2, 3        |
| FSEM      | Full Scale Error Match           | $V_A = V_D = +3.0V$                                                         | ±0.1    | <b>−1.5</b> | +1.5 | LSB   | 1, 2, 3        |
| 1 OLIVI   | Tuli Scale Lifti Match           | $V_A = V_D = +5.0V$                                                         | ±0.3    | <b>−1.5</b> | +1.5 | LSB   | 1, 2, 3        |
| DYNAMIC   | CONVERTER CHARACTERISTIC         | cs                                                                          |         |             |      |       |                |
| FPBW      | Full Power Bandwidth (-3dB)      | $V_A = V_D = +3.0V$                                                         | 6.8     |             |      | MHz   |                |
| LLDM      | Full Power Bandwidth (-3dB)      | $V_A = V_D = +5.0V$                                                         | 10      |             |      | MHz   |                |
| SINAD     | Signal-to-Noise Plus Distortion  | $V_A = V_D = +3.0V$ ,<br>$f_{IN} = 40.2 \text{ kHz}$ , $-0.02 \text{ dBFS}$ | 72      | 68          |      | dB    | 4, 5, 6        |
| SINAD     | Ratio                            | $V_A = V_D = +5.0V$ ,<br>$f_{IN} = 40.2 \text{ kHz}$ , $-0.02 \text{ dBFS}$ | 72      | 68          |      | dB    | 4, 5, 6        |
| SNR       | Signal-to-Noise Ratio            | $V_A = V_D = +3.0V$ ,<br>$f_{IN} = 40.2 \text{ kHz}$ , $-0.02 \text{ dBFS}$ | 72      | 69          |      | dB    | 4, 5, 6        |
| ONIX      | Signal-to-Noise Ivatio           | $V_A = V_D = +5.0V$ ,<br>$f_{IN} = 40.2 \text{ kHz}$ , $-0.02 \text{ dBFS}$ | 72      | 68.5        |      | dB    | 4, 5, 6        |
| THD       | Total Harmonic Distortion        | $V_A = V_D = +3.0V$ ,<br>$f_{IN} = 40.2 \text{ kHz}$ , $-0.02 \text{ dBFS}$ | -86     |             | -74  | dB    | 4, 5, 6        |
| 1110      | Total Harmonio Biotonion         | $V_A = V_D = +5.0V$ ,<br>$f_{IN} = 40.2 \text{ kHz}$ , $-0.02 \text{ dBFS}$ | -87     |             | -74  | dB    | 4, 5, 6        |
| SFDR      | Spurious-Free Dynamic Range      | $V_A = V_D = +3.0V$ ,<br>$f_{IN} = 40.2 \text{ kHz}$ , $-0.02 \text{ dBFS}$ | 91      | 75          |      | dB    | 4, 5, 6        |
| OI DIX    | Spurious-Free Dynamic Range      | $V_A = V_D = +5.0V$ ,<br>$f_{IN} = 40.2 \text{ kHz}$ , $-0.02 \text{ dBFS}$ | 90      | 75          |      | dB    | 4, 5, 6        |
| ENOB      | Effective Number of Bits         | $V_A = V_D = +3.0V,$<br>$f_{IN} = 40.2 \text{ kHz}$                         | 11.6    | 11.1        |      | Bits  | 4, 5, 6        |
| LINOD     | Encouve Number of Dits           | $V_A = V_D = +5.0V$ ,<br>$f_{IN} = 40.2 \text{ kHz}$ , $-0.02 \text{ dBFS}$ | 11.6    | 11.1        |      | Bits  | 4, 5, 6        |
| ISO       | Channel-to-Channel Isolation     | $V_A = V_D = +3.0V,$<br>$f_{IN} = 20 \text{ kHz}$                           | 84      |             |      | dB    |                |
| 100       | Chamille to Chamile isolation    | $V_A = V_D = +5.0V$ ,<br>$f_{IN} = 20 \text{ kHz}$ , $-0.02 \text{ dBFS}$   | 85      |             |      | dB    |                |

<sup>(1)</sup> Typical figures are at  $T_J = 25$ °C, and represent most likely parametric norms.



## **ADC128S102QML Converter Electrical Characteristics (continued)**

The following specifications apply for AGND = DGND = 0V,  $f_{SCLK}$  = 0.8 MHz to 16 MHz,  $f_{SAMPLE}$  = 50 kSPS to 1 MSPS,  $C_L$  = 50pF, unless otherwise noted.

| Symbol                              | Parameter                              | Conditio <b>Ns</b> tes                                                                             | Typical (1)               | Min                 | Max  | Units    | Sub-<br>groups |
|-------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------|---------------------|------|----------|----------------|
|                                     | Intermodulation Distortion,            | $V_A = V_D = +3.0V,$<br>$f_a = 19.5 \text{ kHz}, f_b = 20.5 \text{ kHz}$                           | -93                       |                     | -78  | dB       | 4, 5, 6        |
| IMD                                 | Second Order Terms                     | $V_A = V_D = +5.0V,$<br>$f_a = 19.5 \text{ kHz}, f_b = 20.5 \text{ kHz}$                           | -93                       |                     | -78  | dB       | 4, 5, 6        |
| IMD                                 | Intermodulation Distortion,            | $V_A = V_D = +3.0V,$<br>$f_a = 19.5 \text{ kHz}, f_b = 20.5 \text{ kHz}$                           | -91                       |                     | -70  | dB       | 4, 5, 6        |
|                                     | Third Order Terms                      | $V_A = V_D = +5.0V,$<br>$f_a = 19.5 \text{ kHz}, f_b = 20.5 \text{ kHz}$                           | -91                       |                     | -70  | dB       | 4, 5, 6        |
| ANALOG I                            | NPUT CHARACTERISTICS                   |                                                                                                    |                           |                     |      |          |                |
| $V_{IN}$                            | Input Range                            |                                                                                                    | 0 to V <sub>A</sub>       |                     |      | V        |                |
| I <sub>DCL</sub>                    | DC Leakage Current                     |                                                                                                    | ±0.01                     |                     | ±1.0 | μA       | 1, 2, 3        |
|                                     |                                        | Track Mode (2)                                                                                     | 38                        |                     |      | pF       |                |
| C <sub>INA</sub>                    | Input Capacitance                      | Hold Mode (2)                                                                                      | 4.5                       |                     |      | pF       |                |
| DIGITAL IN                          | NPUT CHARACTERISTICS                   |                                                                                                    |                           |                     |      | ·        |                |
| . ,                                 |                                        | $V_A = V_D = +2.7V \text{ to } +3.6V$                                                              |                           | 2.1                 |      | V        | 1, 2, 3        |
| $V_{IH}$                            | Input High Voltage                     | $V_A = V_D = +4.75V \text{ to } +5.25V$                                                            |                           | 2.4                 |      | V        | 1, 2, 3        |
| V <sub>IL</sub>                     | Input Low Voltage                      | $V_A = V_D = +2.7V \text{ to } +5.25V$                                                             |                           |                     | 8.0  | V        | 1, 2, 3        |
| I <sub>IN</sub>                     | Input Current                          | $V_{IN} = 0V \text{ or } V_{D}$                                                                    | ±1.0                      |                     | ±1.0 | μA       | 1, 2, 3        |
| C <sub>IND</sub>                    | Digital Input Capacitance              | (3)                                                                                                | 3.5                       |                     |      | pF (max) |                |
|                                     | OUTPUT CHARACTERISTICS                 |                                                                                                    | 1                         | +                   |      | 1        |                |
| V <sub>OH</sub>                     | Output High Voltage                    | $I_{SOURCE} = 200 \mu A,$<br>$V_A = V_D = +2.7V \text{ to } +5.25V$                                |                           | V <sub>D</sub> -0.5 |      | V        | 1, 2, 3        |
| V <sub>OL</sub>                     | Output Low Voltage                     | $I_{SINK}$ = 200 µA to 1.0 mA,<br>$V_A$ = $V_D$ = +2.7V to +5.25V                                  |                           |                     | 0.4  | V        | 1, 2, 3        |
| I <sub>OZH</sub> , I <sub>OZL</sub> | Hi-Impedance Output Leakage<br>Current | $V_A = V_D = +2.7V \text{ to } +5.25V$                                                             | ±0.01                     |                     | ±1.0 | μA       | 1, 2, 3        |
| C <sub>OUT</sub>                    | Hi-Impedance Output<br>Capacitance     | (3)                                                                                                | 3.5                       |                     |      | pF (max) |                |
|                                     | Output Coding                          |                                                                                                    | Straight (Natural) Binary |                     |      |          |                |
| POWER S                             | UPPLY CHARACTERISTICS (CL              | = 10 pF)                                                                                           |                           |                     |      |          |                |
| \/ \/                               | Analog and Digital Supply              | V >V                                                                                               |                           | 2.7                 |      | V        | 1, 2, 3        |
| $V_A, V_D$                          | Voltages                               | $V_A \ge V_D$                                                                                      |                           |                     | 5.25 | V        | 1, 2, 3        |
|                                     | Total Supply Current                   | $V_A = V_D = +2.7V \text{ to } +3.6V,$<br>$f_{SAMPLE} = 1 \text{ MSPS}, f_{IN} = 40 \text{ kHz}$   | 0.9                       |                     | 1.5  | mA       | 1, 2, 3        |
|                                     | Normal Mode ( CS low)                  | $V_A = V_D = +4.75V \text{ to } +5.25V,$<br>$f_{SAMPLE} = 1 \text{ MSPS}, f_{IN} = 40 \text{ kHz}$ | 2.2                       |                     | 3.1  | mA       | 1, 2, 3        |
| I <sub>A</sub> + I <sub>D</sub>     | Total Supply Current                   | $V_A = V_D = +2.7V \text{ to } +3.6V,$<br>$f_{SCLK} = 0 \text{ kSPS}$                              | 0.11                      |                     | 1.0  | μА       | 1, 2, 3        |
|                                     | Shutdown Mode (CS high)                | $V_A = V_D = +4.75V \text{ to } +5.25V,$<br>$f_{SCLK} = 0 \text{ kSPS}$                            | 0.12                      |                     | 1.4  | μА       | 1, 2, 3        |
|                                     | Power Consumption                      | $V_A = V_D = +3.0V$<br>$f_{SAMPLE} = 1$ MSPS, $f_{IN} = 40$ kHz                                    | 2.7                       |                     | 4.5  | mW       | 1, 2, 3        |
| P <sub>C</sub>                      | Normal Mode ( CS low)                  | $V_A = V_D = +5.0V$<br>$f_{SAMPLE} = 1$ MSPS, $f_{IN} = 40$ kHz                                    | 11.0                      |                     | 15.5 | mW       | 1, 2, 3        |
| ' C                                 | Power Consumption                      | $V_A = V_D = +3.0V$<br>$f_{SCLK} = 0 \text{ kSPS}$                                                 | 0.33                      |                     | 3.0  | μW       | 1, 2, 3        |
|                                     | Shutdown Mode (CS high)                | $V_A = V_D = +5.0V$<br>$f_{SCLK} = 0 \text{ kSPS}$                                                 | 0.6                       |                     | 7.0  | μW       | 1, 2, 3        |

<sup>(2)</sup> This parameter is guaranteed by design and/or characterization and is not tested in production.

<sup>(3)</sup> This parameter is guaranteed by design and/or characterization and is not tested in production.



## **ADC128S102QML Converter Electrical Characteristics (continued)**

The following specifications apply for AGND = DGND = 0V,  $f_{SCLK}$  = 0.8 MHz to 16 MHz,  $f_{SAMPLE}$  = 50 kSPS to 1 MSPS,  $C_L$  = 50pF, unless otherwise noted.

| Symbol                | Parameter                | Conditio <b>Ns</b> tes                                                 | Typical | Min | Max | Units          | Sub-<br>groups |
|-----------------------|--------------------------|------------------------------------------------------------------------|---------|-----|-----|----------------|----------------|
| AC ELECT              | RICAL CHARACTERISTICS    |                                                                        | ,       |     |     |                |                |
| f <sub>SCLK</sub> MIN | Minimum Clock Frequency  | $V_A = V_D = +2.7V \text{ to } +5.25V$                                 |         | 8.0 |     | MHz            | 9, 10, 11      |
| f <sub>SCLK</sub>     | Maximum Clock Frequency  | $V_A = V_D = +2.7V \text{ to } +5.25V$                                 |         |     | 16  | MHz            | 9, 10, 11      |
| 4                     | Sample Rate              | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                 |         | 50  |     | kSPS           | 9, 10, 11      |
| f <sub>S</sub>        | Continuous Mode          | lode $V_A = V_D = +2.7V \text{ to } +5.25V$                            |         |     | 1   | MSPS           | 9, 10, 11      |
| t <sub>CONVERT</sub>  | Conversion (Hold) Time   | $V_A = V_D = +2.7V \text{ to } +5.25V$                                 |         |     | 13  | SCLK<br>cycles | 9, 10, 11      |
| DC                    | COLIC Durby Corela       | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                 | 40      |     |     | %              |                |
| DC                    | SCLK Duty Cycle          | $V_A = V_D = +2.7V \text{ to } +5.25V$                                 | 60      |     |     | %              |                |
| t <sub>ACQ</sub>      | Acquisition (Track) Time | $V_A = V_D = +2.7V \text{ to } +5.25V$                                 |         |     | 3   | SCLK<br>cycles | 9, 10, 11      |
|                       | Throughput Time          | Acquisition Time + Conversion<br>Time<br>$V_A = V_D = +2.7V$ to +5.25V |         |     | 16  | SCLK<br>cycles | 9, 10, 11      |
| t <sub>AD</sub>       | Aperture Delay           | $V_A = V_D = +2.7V \text{ to } +5.25V$                                 | 4       |     |     | ns             |                |



## **Timing Specifications**

The following specifications apply for  $V_A = V_D = +2.7 V$  to +5.25 V, AGND = DGND = 0V,  $f_{SCLK} = 0.8$  MHz to 16 MHz,  $f_{SAMPLE} = 50$  kSPS to 1 MSPS, and  $C_L = 50 pF$ .

| Symbol            | Parameter                                   | Conditio <b>Ns</b> tes | Typical (1)                | Min | Max | Units    | Sub-<br>groups |
|-------------------|---------------------------------------------|------------------------|----------------------------|-----|-----|----------|----------------|
| t <sub>CSH</sub>  | CS Hold Time after SCLK<br>Rising Edge      | (2)                    | 0                          | 10  |     | ns       | 9, 10, 11      |
| t <sub>CSS</sub>  | CS Setup Time prior to SCLK<br>Rising Edge  | (2)                    | 4.5                        | 10  |     | ns       | 9, 10, 11      |
| t <sub>EN</sub>   | CS Falling Edge to DOUT enabled             |                        | 5                          |     | 30  | ns       | 9, 10, 11      |
| t <sub>DACC</sub> | DOUT Access Time after SCLK Falling Edge    |                        | 17                         |     | 27  | ns       | 9, 10, 11      |
| t <sub>DHLD</sub> | DOUT Hold Time after SCLK Falling Edge      |                        | 4                          | 11  |     | ns       | 9, 10, 11      |
| t <sub>DS</sub>   | DIN Setup Time prior to SCLK<br>Rising Edge |                        | 3                          | 10  |     | ns       | 9, 10, 11      |
| t <sub>DH</sub>   | DIN Hold Time after SCLK<br>Rising Edge     |                        | 3                          | 10  |     | ns       | 9, 10, 11      |
| t <sub>CH</sub>   | SCLK High Time                              |                        | 0.4 X<br>t <sub>SCLK</sub> |     |     | ns (min) |                |
| t <sub>CL</sub>   | SCLK Low Time                               |                        | 0.4 X<br>t <sub>SCLK</sub> |     |     | ns (min) |                |
|                   | CS Rising Edge to DOUT High-                | DOUT falling           | 2.4                        |     | 20  | ns       | 9, 10, 11      |
| t <sub>DIS</sub>  | Impedance                                   | DOUT rising            | 0.9                        |     | 20  | ns       | 9, 10, 11      |

<sup>(1)</sup> Typical figures are at  $T_J = 25^{\circ}C$ , and represent most likely parametric norms.

<sup>(2)</sup> Clock may be in any state (high or low) when  $\overline{\text{CS}}$  goes high. Setup and hold time restrictions apply only to  $\overline{\text{CS}}$  going low.



## Radiation Electrical Characteristics (1)

The following specifications apply for  $V_A = V_D = +2.7 V$  to +5.25 V, AGND = DGND = 0V,  $f_{SCLK} = 0.8$  MHz to 16 MHz,  $f_{SAMPLE} = 50$  kSPS to 1 MSPS, and  $C_L = 50 pF$ .

| Symbol                              | Parameter                                    | Conditio <b>Ns</b> tes                                                  | Typical | Min | Max | Units | Sub-<br>groups |
|-------------------------------------|----------------------------------------------|-------------------------------------------------------------------------|---------|-----|-----|-------|----------------|
| 1 . 1                               | Total Supply Current Shutdown Mode (CS high) | $V_A = V_D = +2.7V \text{ to } +3.6V,$<br>$f_{SCLK} = 0 \text{ kSPS}$   |         |     | 30  | μΑ    | 1              |
| IA + ID                             |                                              | $V_A = V_D = +4.75V \text{ to } +5.25V,$<br>$f_{SCLK} = 0 \text{ kSPS}$ |         |     | 100 | μΑ    | 1              |
| I <sub>OZH</sub> , I <sub>OZL</sub> | Hi-Impedance Output Leakage<br>Current       | $V_A = V_D = +2.7V \text{ to } +5.25V$                                  |         |     | ±10 | μΑ    | 1              |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed in the "DC Parameters" and "AC and Timing Characteristics" tables, except as listed in the "Radiation Electrical Characteristics" table. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = +25°C.



# Burn In Delta Parameters T<sub>A</sub> @ 25°C (1)

The following specifications apply for  $V_A = V_D = +2.7V$  to +5.25V, AGND = DGND = 0V,  $f_{SCLK} = 0.8$  MHz to 16 MHz,  $f_{SAMPLE} = 50$  kSPS to 1 MSPS, and  $C_L = 50$ pF.

| Symbol | Parameter                                         | Conditionstes       | Typical | Mim   | Max   | Units | Sub-<br>groups |
|--------|---------------------------------------------------|---------------------|---------|-------|-------|-------|----------------|
| INL    | Integral Non-Linearity                            | $V_A = V_D = 3.0V$  | .106    | -0.5  | +0.5  | LSB   |                |
|        |                                                   | $V_A = V_D = +5.0V$ | .016    | -0.35 | +0.35 | LSB   |                |
| IMD    | Intermodulation Distortion,<br>Second Order Terms | $V_A = V_D = 3.0V$  | 1.35    | -14   | +14   | dB    |                |
|        |                                                   | $V_A = V_D = 5.0V$  | 1.67    | -17   | +17   | dB    |                |
| IMD    | Intermodulation Distortion,<br>Third Order Terms  | $V_A = V_D = 3.0V$  | .47     | -10   | +10   | dB    |                |
|        |                                                   | $V_A = V_D = 5.0V$  | .90     | -10   | +10   | dB    |                |

(1) This is worse case drift, Deltas are performed at room temperature post operational life. All other parameters, no deltas are required.

## **Timing Diagrams**



Figure 1. ADC128S102 Operational Timing Diagram



Figure 2. ADC128S102 Serial Timing Diagram



Figure 3. SCLK and CS Timing Parameters



## **Specification Definitions**

**ACQUISITION TIME** is the time required for the ADC to acquire the input voltage. During this time, the hold capacitor is charged by the input voltage.

**APERTURE DELAY** is the time between the fourth falling edge of SCLK and the time when the input signal is internally acquired or held for conversion.

**CONVERSION TIME** is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word.

CHANNEL-TO-CHANNEL ISOLATION is resistance to coupling of energy from one channel into another channel.

**CROSSTALK** is the coupling of energy from one channel into another channel. This is similar to Channel-to-Channel Isolation, except for the sign of the data.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

**GAIN ERROR** is the deviation of the last code transition (111...110) to (111...111) from the ideal ( $V_{REF}$  - 1.5 LSB), after adjusting for offset error.

**INTEGRAL NON-LINEARITY (INL)** is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.

**INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to an individual ADC input at the same time. It is defined as the ratio of the power in either the second or the third order intermodulation products to the sum of the power in both of the original frequencies. Second order products are  $f_a \pm f_b$ , where  $f_a$  and  $f_b$  are the two sine wave input frequencies. Third order products are  $(2f_a \pm f_b)$  and  $(f_a \pm 2f_b)$ . IMD is usually expressed in dB.

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC128S102 is guaranteed not to have any missing codes.

**OFFSET ERROR** is the deviation of the first code transition (000...000) to (000...001) from the ideal (i.e. GND + 0.5 LSB).

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.

**SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD)** Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the desired signal amplitude to the amplitude of the peak spurious spectral component, where a spurious spectral component is any signal present in the output spectrum that is not present at the input and may or may not be a harmonic.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dBc, of the rms total of the first five harmonic components at the output to the rms level of the input signal frequency as seen at the output. THD is calculated as



THD = 
$$20 \cdot \log_{10} \sqrt{\frac{A_{f2}^2 + \dots + A_{f10}^2}{A_{f1}^2}}$$
 (1)

where  $A_{f1}$  is the RMS power of the input frequency at the output and  $A_{f2}$  through  $A_{f10}$  are the RMS power in the first 9 harmonic frequencies.

**THROUGHPUT TIME** is the minimum time required between the start of two successive conversions. It is the acquisition time plus the conversion time.



## **Typical Performance Characteristics**

 $T_A$  = +25°C,  $f_{SAMPLE}$  = 1 MSPS,  $f_{SCLK}$  = 16 MHz,  $f_{IN}$  = 40.2 kHz unless otherwise stated.













 $T_A = +25$ °C,  $f_{SAMPLE} = 1$  MSPS,  $f_{SCLK} = 16$  MHz,  $f_{IN} = 40.2$  kHz unless otherwise stated.



DUTY CYCLE (%)







 $T_A$  = +25°C,  $f_{SAMPLE}$  = 1 MSPS,  $f_{SCLK}$  = 16 MHz,  $f_{IN}$  = 40.2 kHz unless otherwise stated.





-1.0 └ 0.8

1.6

2.4

SCLK (MHz)

3.2



 $T_A$  = +25°C,  $f_{SAMPLE}$  = 1 MSPS,  $f_{SCLK}$  = 16 MHz,  $f_{IN}$  = 40.2 kHz unless otherwise stated.





SCLK (MHz)



 $T_A$  = +25°C,  $f_{SAMPLE}$  = 1 MSPS,  $f_{SCLK}$  = 16 MHz,  $f_{IN}$  = 40.2 kHz unless otherwise stated.



## **Functional Description**

The ADC128S102 is a successive-approximation analog-to-digital converter designed around a charge-redistribution digital-to-analog converter.



#### ADC128S102 OPERATION

Simplified schematics of the ADC128S102 in both track and hold operation are shown in Figure 4 and Figure 5 respectively. In Figure 4, the ADC128S102 is in track mode: switch SW1 connects the sampling capacitor to one of eight analog input channels through the multiplexer, and SW2 balances the comparator inputs. The ADC128S102 is in this state for the first three SCLK cycles after CS is brought low.

Figure 5 shows the ADC128S102 in hold mode: switch SW1 connects the sampling capacitor to ground, maintaining the sampled voltage, and switch SW2 unbalances the comparator. The control logic then instructs the charge-redistribution DAC to add or subtract fixed amounts of charge to or from the sampling capacitor until the comparator is balanced. When the comparator is balanced, the digital word supplied to the DAC is the digital representation of the analog input voltage. The ADC128S102 is in this state for the last thirteen SCLK cycles after CS is brought low.



Figure 4. ADC128S102 in Track Mode



Figure 5. ADC128S102 in Hold Mode

#### **SERIAL INTERFACE**

An operational timing diagram and a serial interface timing diagram for the ADC128S102 are shown in The Timing Diagrams section. CS, chip select, initiates conversions and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of serial data. DOUT is the serial data output pin, where a conversion result is sent as a serial data stream, MSB first. Data to be written to the ADC128S102's Control Register is placed on DIN, the serial data input pin. New data is written to DIN with each conversion.

A serial frame is initiated on the falling edge of  $\overline{CS}$  and ends on the rising edge of  $\overline{CS}$ . Each frame must contain an integer multiple of 16 rising SCLK edges. The ADC's DOUT pin is in a high impedance state when  $\overline{CS}$  is high and is active when  $\overline{CS}$  is low. Thus,  $\overline{CS}$  acts as an output enable. Similarly, SCLK is internally gated off when  $\overline{CS}$  is brought high.

During the first 3 cycles of SCLK, the ADC is in the track mode, acquiring the input voltage. For the next 13 SCLK cycles the conversion is accomplished and the data is clocked out. SCLK falling edges 1 through 4 clock out leading zeros while falling edges 5 through 16 clock out the conversion result, MSB first. If there is more than one conversion in a frame (continuous conversion mode), the ADC will re-enter the track mode on the falling edge of SCLK after the N\*16th rising edge of SCLK and re-enter the hold/convert mode on the N\*16+4th falling edge of SCLK. "N" is an integer value.



The ADC128S102 enters track mode under three different conditions. In Figure 1,  $\overline{CS}$  goes low with SCLK high and the ADC enters track mode on the first falling edge of SCLK. In the second condition, CS goes low with SCLK low. Under this condition, the ADC automatically enters track mode and the falling edge of CS is seen as the first falling edge of SCLK. In the third condition, CS and SCLK go low simultaneously and the ADC enters track mode. While there is no timing restriction with respect to the falling edges of  $\overline{CS}$  and SCLK, see Figure 3 for setup and hold time requirements for the falling edge of CS with respect to the rising edge of SCLK.

During each conversion, data is clocked into a control register through the DIN pin on the first 8 rising edges of SCLK after the fall of  $\overline{CS}$ . The control register is loaded with data indicating the input channel to be converted on the subsequent conversion (see Table 2 Table 3 Table 4).

Although the ADC128S102 is able to acquire the input signal to full resolution in the first conversion immediately following power-up, the first conversion result after power-up will be that of a randomly selected channel. Therefore, the user needs to incorporate a dummy conversion to set the required channel that will be used on the subsequent conversion.

### **Table 2. Control Register Bits**

| Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------------|-------|-------|-------|-------|-------|-------|-------|
| DONTC       | DONTC | ADD2  | ADD1  | ADD0  | DONTC | DONTC | DONTC |

### **Table 3. Control Register Bit Descriptions**

| Bit #:        | Symbol: | Description                                                                              |
|---------------|---------|------------------------------------------------------------------------------------------|
| 7, 6, 2, 1, 0 | DONTC   | Don't care. The values of these bits do not affect the device.                           |
| 5             | ADD2    | These three bits determine which input channel will be sampled and converted at the next |
| 4             | ADD1    | conversion cycle. The mapping between codes and channels is shown in Table 4.            |
| 3             | ADD0    |                                                                                          |

#### **Table 4. Input Channel Selection**

| ADD2 | ADD1 | ADD0 | Input Channel |
|------|------|------|---------------|
| 0    | 0    | 0    | IN0           |
| 0    | 0    | 1    | IN1           |
| 0    | 1    | 0    | IN2           |
| 0    | 1    | 1    | IN3           |
| 1    | 0    | 0    | IN4           |
| 1    | 0    | 1    | IN5           |
| 1    | 1    | 0    | IN6           |
| 1    | 1    | 1    | IN7           |

### **ADC128S102 TRANSFER FUNCTION**

The output format of the ADC128S102 is straight binary. Code transitions occur midway between successive integer LSB values. The LSB width for the ADC128S102 is V<sub>A</sub> / 4096. The ideal transfer characteristic is shown in Figure 6. The transition from an output code of 0000 0000 to a code of 0000 0000 0001 is at 1/2 LSB, or a voltage of V<sub>A</sub> / 8192. Other code transitions occur at steps of one LSB.

Copyright © 2008-2011, Texas Instruments Incorporated





Figure 6. Ideal Transfer Characteristic

#### **ANALOG INPUTS**

An equivalent circuit for one of the ADC128S102's input channels is shown in Figure 7. Diodes D1 and D2 provide ESD protection for the analog inputs. The operating range for the analog inputs is 0 V to  $V_A$ . Going beyond this range will cause the ESD diodes to conduct and result in erratic operation.

The capacitor C1 in Figure 7 has a typical value of 3 pF and is mainly the package pin capacitance. Resistor R1 is the on resistance of the multiplexer and track / hold switch and is typically 500 ohms. Capacitor C2 is the ADC128S102 sampling capacitor, and is typically 30 pF. The ADC128S102 will deliver best performance when driven by a low-impedance source (less than 100 ohms). This is especially important when using the ADC128S102 to sample dynamic signals. Also important when sampling dynamic signals is a band-pass or low-pass filter which reduces harmonics and noise in the input. These filters are often referred to as anti-aliasing filters.



Figure 7. Equivalent Input Circuit

### **DIGITAL INPUTS AND OUTPUTS**

The ADC128S102's digital inputs (SCLK,  $\overline{CS}$ , and DIN) have an operating range of 0 V to V<sub>A</sub>. They are not prone to latch-up and may be asserted before the digital supply (V<sub>D</sub>) without any risk. The digital output (DOUT) operating range is controlled by V<sub>D</sub>. The output high voltage is V<sub>D</sub> - 0.5V (min) while the output low voltage is 0.4V (max).

### **Applications Information**

### TYPICAL APPLICATION CIRCUIT

A typical application is shown in Figure 8. The split analog and digital supply pins are both powered in this example by the National LP2950 low-dropout voltage regulator. The analog supply is bypassed with a capacitor network located close to the ADC128S102. The digital supply is separated from the analog supply by an isolation resistor and bypassed with additional capacitors. The ADC128S102 uses the analog supply  $(V_A)$  as its reference voltage, so it is very important that  $V_A$  be kept as clean as possible. Due to the low power requirements of the ADC128S102, it is also possible to use a precision reference as a power supply.





Figure 8. Typical Application Circuit

#### POWER SUPPLY CONSIDERATIONS

There are three major power supply concerns with this product: power supply sequencing, power management, and the effect of digital supply noise on the analog supply.

### **Power Supply Sequence**

The ADC128S102 is a dual-supply device. The two supply pins share ESD resources, so care must be exercised to ensure that the power is applied in the correct sequence. To avoid turning on the ESD diodes, the digital supply  $(V_D)$  cannot exceed the analog supply  $(V_A)$  by more than 300 mV, during a conversion cycle. Therefore,  $V_A$  must ramp up before or concurrently with  $V_D$ .

## Power Management

The ADC128S102 is fully powered-up whenever  $\overline{CS}$  is low and fully powered-down whenever  $\overline{CS}$  is high, with one exception. If operating in continuous conversion mode, the ADC128S102 automatically enters power-down mode between SCLK's 16th falling edge of a conversion and SCLK's 1st falling edge of the subsequent conversion (see Figure 1).

In continuous conversion mode, the ADC128S102 can perform multiple conversions back to back. Each conversion requires 16 SCLK cycles and the ADC128S102 will perform conversions continuously as long as  $\overline{\text{CS}}$  is held low. Continuous mode offers maximum throughput.

In burst mode, the user may trade off throughput for power consumption by performing fewer conversions per unit time. This means spending more time in power-down mode and less time in normal mode. By utilizing this technique, the user can achieve very low sample rates while still utilizing an SCLK frequency within the electrical specifications. The Power Consumption vs. SCLK curve in the Typical Performance Curves section shows the typical power consumption of the ADC128S102. To calculate the power consumption ( $P_C$ ), simply multiply the fraction of time spent in the normal mode ( $t_N$ ) by the normal mode power consumption ( $P_N$ ), and add the fraction of time spent in shutdown mode ( $t_N$ ) multiplied by the shutdown mode power consumption ( $P_S$ ) as shown in Figure 9.

$$\mathsf{P}_\mathsf{C} = \frac{\mathsf{t}_\mathsf{N}}{\mathsf{t}_\mathsf{N} + \mathsf{t}_\mathsf{S}} \times \mathsf{P}_\mathsf{N} + \frac{\mathsf{t}_\mathsf{S}}{\mathsf{t}_\mathsf{N} + \mathsf{t}_\mathsf{S}} \times \mathsf{P}_\mathsf{S}$$

Figure 9. Power Consumption Equation

## **Power Supply Noise Considerations**

The charging of any output load capacitance requires current from the digital supply, V<sub>D</sub>. The current pulses required from the supply to charge the output capacitance will cause voltage variations on the digital supply. If these variations are large enough, they could degrade SNR and SINAD performance of the ADC. Furthermore, if the analog and digital supplies are tied directly together, the noise on the digital supply will be coupled directly into the analog supply, causing greater performance degradation than would noise on the digital supply alone.



Similarly, discharging the output capacitance when the digital output goes from a logic high to a logic low will dump current into the die substrate, which is resistive. Load discharge currents will cause "ground bounce" noise in the substrate that will degrade noise performance if that current is large enough. The larger the output capacitance, the more current flows through the die substrate and the greater the noise coupled into the analog channel.

The first solution to keeping digital noise out of the analog supply is to decouple the analog and digital supplies from each other or use separate supplies for them. To keep noise out of the digital supply, keep the output load capacitance as small as practical. If the load capacitance is greater than 50 pF, use a 100  $\Omega$  series resistor at the ADC output, located as close to the ADC output pin as practical. This will limit the charge and discharge current of the output capacitance and improve noise performance. Since the series resistor and the load capacitance form a low frequency pole, verify signal integrity once the series resistor has been added.

#### LAYOUT AND GROUNDING

Capacitive coupling between the noisy digital circuitry and the sensitive analog circuitry can lead to poor performance. The solution is to keep the analog circuitry separated from the digital circuitry and the clock line as short as possible.

Digital circuits create substantial supply and ground current transients. The logic noise generated could have significant impact upon system noise performance. To avoid performance degradation of the ADC128S102 due to supply noise, do not use the same supply for the ADC128S102 that is used for digital logic.

Generally, analog and digital lines should cross each other at 90° to avoid crosstalk. However, to maximize accuracy in high resolution systems, avoid crossing analog and digital lines altogether. It is important to keep clock lines as short as possible and isolated from ALL other lines, including other digital lines. In addition, the clock line should also be treated as a transmission line and be properly terminated.

The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. Any external component (e.g., a filter capacitor) connected between the converter's input pins and ground or to the reference input pin and ground should be connected to a very clean point in the ground plane.

We recommend the use of a single, uniform ground plane and the use of split power planes. The power planes should be located within the same board layer. All analog circuitry (input amplifiers, filters, reference components, etc.) should be placed over the analog power plane. All digital circuitry and I/O lines should be placed over the digital power plane. Furthermore, all components in the reference circuitry and the input signal chain that are connected to ground should be connected together with short traces and enter the analog ground plane at a single, quiet point.

## **Radiation Environments**

Careful consideration should be given to environmental conditions when using a product in a radiation environment.

### **TOTAL IONIZING DOSE**

Radiation hardness assured (RHA) products are those part numbers with a total ionizing dose (TID) level specified in the Ordering Information table on the front page. Testing and qualification of these products is done on a wafer level according to MIL-STD-883G, Test Method 1019.7. Testing is done according to Condition A and the "Extended room temperature anneal test" described in section 3.11 for application environment dose rates less than 0.16 rad(Si)/s. Wafer level TID data is available with lot shipments.

#### SINGLE EVENT LATCH-UP

One time single event latchup testing (SEL) was performed according to EIA/JEDEC Standard, EIA/JEDEC57. Testing was done at maximum operating temperature and supply voltage. The linear energy transfer threshold (LETth) shown in the Key Specifications table on the front page is the maximum LET tested. A test report is available upon request.

#### SINGLE EVENT UPSET

A report on single event upset (SEU) is available upon request.

22



www.ti.com

# **Revision History**

| Date Released | Revision | Section                                                                      | Changes                                                                                                                                                                                                                             |
|---------------|----------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 08/21/08      | А        | New Data Sheet, Initial Release                                              | New product data sheet, Initial Release                                                                                                                                                                                             |
| 11/03/08      | В        | Timing Diagrams                                                              | Typo, Changed Figure 2, tDIS lower left hand side changed to tDS and tDIH lower left hand side change to tDH. Revision A will be Archived.                                                                                          |
| 01/09/09      | С        | Features, Ordering Information                                               | Corrected package reference from 16-lead TSSOP to 16-lead Ceramic SOIC, Removed QV NSID reference and Added SMD Number to RQV NSID. Revision B will be Archived.                                                                    |
| 06/02/09      | D        | Features, Ordering Information, Electrical Section                           | Moved Rad information from Key Specifications to Features. Deleted ADC128S102WGMLS reference. Added Burn In Delta Table. Revision C will be Archived.                                                                               |
| 10/27/09      | E        | Operating Ratings, Electricals, Note and Typical Performance Characteristics | Spec Typo for Clock Frequency range, Electrical headings, currently shows 8 Mhz to 16 Mhz, Should be 0.8 Mhz and 16 Mhz. Reword Note 10. Reformatted Burn In Delta table. Added new ENOB vs SCLK Plot. Revision D will be Archived. |
| 03/11/2010    | F        | AC Electrical Characteristics - SCLK Duty Cycle                              | AC Electrical Characteristics - SCLK Duty Cycle, typ limits. Revision E will be Archived.                                                                                                                                           |
| 01/13/2011    | G        | Electrical Characteristics                                                   | Removed reference to Ta Min & Ta Max under titled sections.                                                                                                                                                                         |
|               |          |                                                                              |                                                                                                                                                                                                                                     |





19-Dec-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp    | Samples          |
|------------------|--------|--------------|---------|------|-------------|----------|------------------|------------------|------------------|
|                  | (1)    |              | Drawing |      |             | (2)      |                  | (3)              | (Requires Login) |
| 5962R0722701VZA  | ACTIVE | CLGA         | NAC     | 16   | 42          | TBD      | Call TI          | Level-1-NA-UNLIM |                  |
| ADC128S102WGRQV  | ACTIVE | CLGA         | NAC     | 16   | 42          | TBD      | Call TI          | Level-1-NA-UNLIM |                  |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>