

# CMOS $\pm 5$ V/5 V 4 $\Omega$ Dual SPST Switches

## ADG621/ADG622/ADG623

#### **FEATURES**

5.5  $\Omega$  (Max) On Resistance 0.9  $\Omega$  (Max) On-Resistance Flatness 2.7 V to 5.5 V Single Supply ±2.7 V to ±5.5 V Dual Supply Rail-to-Rail Operation 10-Lead  $\mu$ SOIC Package Typical Power Consumption (<0.01  $\mu$ W) TTL/CMOS Compatible Inputs

#### **APPLICATIONS**

Automatic Test Equipment Power Routing Communication Systems Data Acquisition Systems Sample and Hold Systems Avionics Relay Replacement Battery-Powered Systems

#### FUNCTIONAL BLOCK DIAGRAM





SWITCHES SHOWN FOR A LOGIC "0" INPUT

#### **GENERAL DESCRIPTION**

The ADG621, ADG622, and the ADG623 are monolithic, CMOS SPST (single-pole, single-throw) switches. Each switch of the ADG621, ADG622, and ADG623 conducts equally well in both directions when on.

The ADG621/ADG622/ADG623 contain two independent switches. The ADG621 and ADG622 differ only in that both switches are normally open and normally closed respectively. In the ADG623, Switch 1 is normally open and Switch 2 is normally closed. The ADG623 exhibits break-before-make switching action.

The ADG621/ADG622/ADG623 offers low on-resistance of 4  $\Omega$ , which is matched to within 0.25  $\Omega$  between channels. These switches also provide low power dissipation yet gives high switching speeds. The ADG621, ADG622, and ADG623 are available in a 10-lead  $\mu$ SOIC package.

#### **PRODUCT HIGHLIGHTS**

- 1. Low On Resistance ( $R_{ON}$ ) (4  $\Omega$  typ)
- 2. Dual  $\pm 2.7$  V to  $\pm 5.5$  V or Single 2.7 V to 5.5 V
- 3. Low Power Dissipation. CMOS construction ensures low power dissipation.
- 4. Tiny 10-Lead µSOIC Package

#### REV.0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781/329-4700
 www.analog.com

 Fax: 781/326-8703
 © Analog Devices, Inc., 2001

# ADG621/ADG622/ADG623-SPECIFICATIONS

**DUAL SUPPLY<sup>1</sup>** ( $V_{DD} = +5 V \pm 10\%$ ,  $V_{SS} = -5 V \pm 10\%$ , GND = 0 V. All specifications -40°C to +85°C unless otherwise noted.)

|                                                         | B Version               |                      |                  | Test Conditions/Comments                                                                                                               |  |
|---------------------------------------------------------|-------------------------|----------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter                                               | -40°C to<br>+25°C +85°C |                      | Unit             |                                                                                                                                        |  |
| ANALOG SWITCH                                           |                         |                      |                  |                                                                                                                                        |  |
| Analog Signal Range                                     |                         | $V_{SS}$ to $V_{DD}$ | V                |                                                                                                                                        |  |
|                                                         |                         | 55 22                |                  | $V_{DD} = +4.5 \text{ V}, V_{SS} = -4.5 \text{ V}$                                                                                     |  |
| On Resistance (R <sub>ON</sub> )                        | 4                       |                      | Ω typ            | $V_{S} = \pm 4.5 \text{ V}, I_{S} = -10 \text{ mA},$                                                                                   |  |
|                                                         | 5.5                     | 7                    | $\Omega$ max     | Test Circuit 1                                                                                                                         |  |
| On Resistance Match Between                             |                         |                      |                  |                                                                                                                                        |  |
| Channels ( $\Delta R_{ON}$ )                            | 0.25                    |                      | Ω typ            | $V_{S} = \pm 4.5 V, I_{S} = -10 mA$                                                                                                    |  |
|                                                         | 0.35                    | 0.4                  | $\Omega$ max     | 5 , 5                                                                                                                                  |  |
| On-Resistance Flatness (R <sub>FLAT(ON)</sub> )         | 0.9                     | 0.9                  | Ω typ            | $V_{S} = \pm 3.3 \text{ V}, I_{S} = -10 \text{ mA}$                                                                                    |  |
|                                                         |                         | 1.5                  | $\Omega$ max     |                                                                                                                                        |  |
|                                                         |                         |                      |                  |                                                                                                                                        |  |
| LEAKAGE CURRENTS                                        |                         |                      |                  | $V_{DD} = +5.5 \text{ V}, V_{SS} = -5.5 \text{ V}$                                                                                     |  |
| Source OFF Leakage $I_S$ (OFF)                          | $\pm 0.01$              |                      | nA typ           | $V_{\rm S} = \pm 4.5 \text{ V}, V_{\rm D} = \mp 4.5 \text{ V},$                                                                        |  |
|                                                         | $\pm 0.25$              | $\pm 1$              | nA max           | Test Circuit 2                                                                                                                         |  |
| Drain OFF Leakage $I_D$ (OFF)                           | $\pm 0.01$              |                      | nA typ           | $V_{\rm S} = \pm 4.5 \text{ V}, V_{\rm D} = \mp 4.5 \text{ V},$                                                                        |  |
|                                                         | ±0.25                   | $\pm 1$              | nA max           | Test Circuit 2                                                                                                                         |  |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | $\pm 0.01$              |                      | nA typ           | $V_{\rm S} = V_{\rm D} = \pm 4.5$ V, Test Circuit 3                                                                                    |  |
|                                                         | ±0.25                   | ±1                   | nA max           |                                                                                                                                        |  |
| DIGITAL INPUTS                                          |                         |                      |                  |                                                                                                                                        |  |
| Input High Voltage, V <sub>INH</sub>                    |                         | 2.4                  | V min            |                                                                                                                                        |  |
| Input Low Voltage, V <sub>INL</sub>                     |                         | 0.8                  | V max            |                                                                                                                                        |  |
| Input Current                                           |                         |                      |                  |                                                                                                                                        |  |
| I <sub>INL</sub> or I <sub>INH</sub>                    | 0.005                   |                      | μA typ           | $V_{IN} = V_{INL}$ or $V_{INH}$                                                                                                        |  |
|                                                         |                         | $\pm 0.1$            | µA max           |                                                                                                                                        |  |
| C <sub>IN</sub> , Digital Input Capacitance             | 2                       |                      | pF typ           |                                                                                                                                        |  |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                    |                         |                      |                  |                                                                                                                                        |  |
|                                                         | 75                      |                      | ns typ           | $R_{\rm L} = 300 \ \Omega, C_{\rm L} = 35 \ \rm pF$                                                                                    |  |
| t <sub>ON</sub>                                         | 120                     | 155                  | ns max           | $V_{\rm S} = 3.3 \text{ V}$ , Test Circuit 4                                                                                           |  |
| t                                                       | 45                      | 155                  |                  | $R_{\rm L} = 300 \Omega, C_{\rm L} = 35 \rm{pF}$                                                                                       |  |
| t <sub>OFF</sub>                                        | 70                      | 85                   | ns typ           | $V_{\rm S} = 3.3 \text{ V}$ , Test Circuit 4                                                                                           |  |
| Break-Before-Make Time Delay, t <sub>BBM</sub>          | 30                      | 65                   | ns max<br>ns typ | $R_{\rm L} = 300 \ \Omega, \ C_{\rm L} = 35 \ {\rm pF},$                                                                               |  |
| (ADG623 Only)                                           | 50                      | 10                   | ns typ           | $V_{S1} = V_{S2} = 3.3 \text{ V}, \text{ Test Circuit 5}$                                                                              |  |
| Charge Injection                                        | 110                     | 10                   |                  | $V_{S1} = V_{S2} = 0.5 \text{ V}, \text{ rest clicult } S$<br>$V_S = 0 \text{ V}, \text{ R}_S = 0 \Omega, \text{ C}_L = 1 \text{ nF},$ |  |
| Charge Injection                                        | 110                     |                      | pC typ           | $V_S = 0$ V, $N_S = 0$ 22, $C_L = 1$ m <sup>2</sup> ,<br>Test Circuit 7                                                                |  |
| Off Isolation                                           | -65                     |                      | dR turn          |                                                                                                                                        |  |
|                                                         | -0.5                    |                      | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ,                                                                                       |  |
| Channel-to-Channel Crosstalk                            | -90                     |                      | dB true          | Test Circuit 8<br>$R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ,                                                                     |  |
| Ghannel-to-Ghannel Grosstaik                            | -90                     |                      | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ , $I = 1 \text{ MHz}$ ,<br>Test Circuit 10                                                    |  |
| Bandwidth –3 dB                                         | 230                     |                      |                  | $R_{\rm L} = 50 \Omega, C_{\rm L} = 5 \text{ pF}, \text{Test Circuit 9}$                                                               |  |
| $C_{\rm S}$ (OFF)                                       |                         |                      | MHz typ          |                                                                                                                                        |  |
|                                                         | 20                      |                      | pF typ           | f = 1 MHz<br>f = 1 MHz                                                                                                                 |  |
| $C_{\rm D}$ (OFF)                                       | 20                      |                      | pF typ           | f = 1 MHz<br>f = 1 MHz                                                                                                                 |  |
| $C_{D,}C_{S}(ON)$                                       | 70                      |                      | pF typ           |                                                                                                                                        |  |
| POWER REQUIREMENTS                                      |                         |                      |                  | $V_{DD}$ = +5.5 V, $V_{SS}$ = -5.5 V                                                                                                   |  |
| I <sub>DD</sub>                                         | 0.001                   |                      | μA typ           | Digital Inputs = $0 \text{ V or } 5.5 \text{ V}$                                                                                       |  |
|                                                         |                         | 1.0                  | μA max           |                                                                                                                                        |  |
| I <sub>SS</sub>                                         | 0.001                   |                      | μA typ           | Digital Inputs = $0 \text{ V or } 5.5 \text{ V}$                                                                                       |  |
|                                                         |                         | 1.0                  | μA max           |                                                                                                                                        |  |

<sup>2</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

NOTES <sup>1</sup>Temperature ranges are as follows: B Version, -40°C to +85°C.

# **SINGLE SUPPLY<sup>1</sup>** ( $V_{DD} = +5 V \pm 10\%$ , $V_{SS} = 0 V$ , GND = 0 V. All specifications -40°C to +85°C unless otherwise noted.)

|                                                         | B Version  |                           |                  |                                                                                                                                       |  |
|---------------------------------------------------------|------------|---------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter                                               | +25°C      | -40°C to<br>+85°C         | Unit             | Test Conditions/Comments                                                                                                              |  |
| ANALOG SWITCH                                           |            |                           |                  |                                                                                                                                       |  |
| Analog Signal Range                                     |            | $0 \text{ V}$ to $V_{DD}$ | V                |                                                                                                                                       |  |
|                                                         |            |                           |                  | $V_{DD} = 4.5 V, V_{SS} = 0 V$                                                                                                        |  |
| On Resistance (R <sub>ON</sub> )                        | 7          |                           | Ω typ            | $V_{\rm S} = 0$ V to 4.5 V, $I_{\rm S} = -10$ mA,                                                                                     |  |
|                                                         | 10         | 12.5                      | $\Omega$ max     | Test Circuit 1                                                                                                                        |  |
| On Resistance Match Between                             |            |                           | _                |                                                                                                                                       |  |
| Channels ( $\Delta R_{ON}$ )                            | 0.5        |                           | Ωtyp             | $V_{\rm S} = 0$ V to 4.5 V, $I_{\rm S} = -10$ mA                                                                                      |  |
|                                                         | 0.75       | 1                         | $\Omega$ max     |                                                                                                                                       |  |
| On-Resistance Flatness (R <sub>FLAT(ON)</sub> )         | 0.5        | 0.5                       | Ωtyp             | $V_{\rm S}$ = 1.5 V to 3.3 V, $I_{\rm S}$ = -10 mA                                                                                    |  |
|                                                         |            | 1                         | Ω max            |                                                                                                                                       |  |
| LEAKAGE CURRENTS                                        |            |                           |                  | $V_{DD} = 5.5 V$                                                                                                                      |  |
| Source OFF Leakage I <sub>S</sub> (OFF)                 | $\pm 0.01$ |                           | nA typ           | $V_{\rm S} = 1 \text{ V}/4.5 \text{ V}, V_{\rm D} = 4.5 \text{ V}/1 \text{ V},$                                                       |  |
|                                                         | ±0.25      | $\pm 1$                   | nA max           | Test Circuit 2                                                                                                                        |  |
| Drain OFF Leakage I <sub>D</sub> (OFF)                  | $\pm 0.01$ |                           | nA typ           | $V_{\rm S} = 1 \text{ V}/4.5 \text{ V}, V_{\rm D} = 4.5 \text{ V}/1 \text{ V},$                                                       |  |
|                                                         | ±0.25      | $\pm 1$                   | nA max           | Test Circuit 2                                                                                                                        |  |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | $\pm 0.01$ |                           | nA typ           | $V_{\rm S} = V_{\rm D} = 1 \text{ V}/4.5 \text{ V},$                                                                                  |  |
|                                                         | ±0.25      | $\pm 1$                   | nA max           | Test Circuit 3                                                                                                                        |  |
| DIGITAL INPUTS                                          |            |                           |                  |                                                                                                                                       |  |
| Input High Voltage, V <sub>INH</sub>                    |            | 2.4                       | V min            |                                                                                                                                       |  |
| Input Low Voltage, V <sub>INL</sub>                     |            | 0.8                       | V max            |                                                                                                                                       |  |
| Input Current                                           |            | 0.0                       | , mun            |                                                                                                                                       |  |
| I <sub>INL</sub> or I <sub>INH</sub>                    | 0.005      |                           | μA typ           | $V_{IN} = V_{INL}$ or $V_{INH}$                                                                                                       |  |
| -INLINH                                                 |            | $\pm 0.1$                 | µA max           |                                                                                                                                       |  |
| C <sub>IN</sub> , Digital Input Capacitance             | 2          | _ 011                     | pF typ           |                                                                                                                                       |  |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                    |            |                           |                  |                                                                                                                                       |  |
|                                                         | 120        |                           | no tun           | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                                                                                   |  |
| t <sub>on</sub>                                         | 210        | 260                       | ns typ<br>ns max | $V_{\rm S} = 3.3 \text{ V}$ , Test Circuit 4                                                                                          |  |
| +                                                       | 50         | 200                       |                  | $R_{\rm L} = 300 \ \Omega, C_{\rm L} = 35 \ pF$                                                                                       |  |
| t <sub>OFF</sub>                                        | 75         | 100                       | ns typ<br>ns max | $V_{\rm S} = 3.3 \text{ V}$ , Test Circuit 4                                                                                          |  |
| Break-Before-Make Time Delay, t <sub>BBM</sub>          | 70         | 100                       |                  | $R_{\rm L} = 300 \ \Omega, C_{\rm L} = 35 \ pF,$                                                                                      |  |
| (ADG623 Only)                                           |            | 10                        | ns typ<br>ns min | $V_{s1} = V_{s2} = 3.3 \text{ V}$ , Test Circuit 5                                                                                    |  |
| Charge Injection                                        | 6          | 10                        | pC typ           | $V_{S1} = V_{S2} = 0.5 \text{ V}, \text{ rest Circuit S}$<br>$V_S = 0 \text{ V}; \text{ R}_S = 0 \Omega, \text{ C}_L = 1 \text{ nF},$ |  |
| Sharge injection                                        |            |                           | PC typ           | Test Circuit 6                                                                                                                        |  |
| Off Isolation                                           | -65        |                           | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ,                                                                                      |  |
|                                                         |            |                           |                  | Test Circuit 7                                                                                                                        |  |
| Channel-to-Channel Crosstalk                            | -90        |                           | dB typ           | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ,                                                                                      |  |
|                                                         |            |                           | JF               | Test Circuit 9                                                                                                                        |  |
| Bandwidth –3 dB                                         | 230        |                           | MHz typ          | $R_L = 50 \Omega$ , $C_L = 5 pF$ , Test Circuit 8                                                                                     |  |
| C <sub>s</sub> (OFF)                                    | 20         |                           | pF typ           | f = 1 MHz                                                                                                                             |  |
| $C_{\rm D}$ (OFF)                                       | 20         |                           | pF typ           | f = 1 MHz                                                                                                                             |  |
| $C_{\rm D}, C_{\rm S}$ (ON)                             | 70         |                           | pF typ           | f = 1 MHz                                                                                                                             |  |
| POWER REQUIREMENTS                                      |            |                           |                  | V <sub>DD</sub> = 5.5 V                                                                                                               |  |
| I DWER RECORDINENTS                                     | 0.001      |                           | μA typ           | Digital Inputs = $0 \text{ V}$ or 5.5 V                                                                                               |  |
| -UU                                                     | 0.001      | 1.0                       | μA max           | - Brun mparo 0 v 01 3.3 v                                                                                                             |  |

NOTES <sup>1</sup>Temperature ranges are as follows: B Version,  $-40^{\circ}$ C to  $+85^{\circ}$ C. <sup>2</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

 $(T_A = +25^{\circ}C \text{ unless otherwise noted})$ 

| $V_{DD}$ to $V_{SS}$                                               |
|--------------------------------------------------------------------|
| $V_{DD}$ to GND $\hdots0.3$ V to +6.5 V                            |
| V <sub>SS</sub> to GND +0.3 V to -6.5 V                            |
| Analog Inputs <sup>2</sup> $V_{SS} - 0.3 V$ to $V_{DD} + 0.3 V$    |
| Digital Inputs <sup>2</sup> $-0.3$ V to V <sub>DD</sub> + 0.3 V or |
| 30 mA, Whichever Occurs First                                      |
| Peak Current, S or D 100 mA                                        |
| (Pulsed at 1 ms, 10% Duty Cycle max)                               |
| Continuous Current, S or D 50 mA                                   |
| Operating Temperature Range                                        |
| Industrial (B Version)                                             |
| Storage Temperature Range                                          |
| Junction Temperature 150°C                                         |
| μSOIC Package                                                      |
| $\theta_{IA}$ Thermal Impedance                                    |
| $\theta_{\rm IC}$ Thermal Impedance                                |
| Lead Temperature, Soldering (10 seconds)                           |
| IR Reflow, Peak Temperature                                        |
|                                                                    |

#### NOTES

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

<sup>2</sup>Overvoltages at IN, S, or D will be clamped by internal diodes. Current should be limited to the maximum ratings given.

#### Table I. Truth Table for the ADG621/ADG622

| ADG621 INx | ADG622 INx | Switch x Condition |
|------------|------------|--------------------|
| 0          | 1          | OFF                |
| 1          | 0          | ON                 |

#### Table II. Truth Table for the ADG623

| IN1 | IN2 | Switch S1 | Switch S2 |
|-----|-----|-----------|-----------|
| 0   | 0   | OFF       | ON        |
| 0   | 1   | OFF       | OFF       |
| 1   | 0   | ON        | ON        |
| 1   | 1   | ON        | OFF       |

#### **ORDERING GUIDE**

| Model Option | Temperature Range | Description                   | Package | Branding Information* |
|--------------|-------------------|-------------------------------|---------|-----------------------|
| ADG621BRM    | -40°C to +85°C    | μSOIC (microSmall Outline IC) | RM-10   | SXB                   |
| ADG622BRM    | -40°C to +85°C    | μSOIC (microSmall Outline IC) | RM-10   | SYB                   |
| ADG623BRM    | -40°C to +85°C    | μSOIC (microSmall Outline IC) | RM-10   | SZB                   |

\*Branding on  $\mu$ SOIC packages is limited to three characters due to space constraints.

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG621/ADG622/ADG623 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-4-

#### PIN CONFIGURATION





#### TERMINOLOGY

| V <sub>DD</sub>               | Most Positive Power Supply Potential.                                                                                                            |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>SS</sub>               | Most Negative Power Supply in a Dual Supply Application. In single supply applications, this should be tied to ground at the device.             |
| GND                           | Ground (0 V) Reference                                                                                                                           |
| I <sub>DD</sub>               | Positive Supply Current                                                                                                                          |
| I <sub>SS</sub>               | Negative Supply Current                                                                                                                          |
| S                             | Source Terminal. May be an input or output.                                                                                                      |
| D                             | Drain Terminal. May be an input or output.                                                                                                       |
| IN                            | Logic Control Input                                                                                                                              |
| R <sub>ON</sub>               | Ohmic resistance between D and S.                                                                                                                |
| $\Delta R_{ON}$               | On resistance match between any two Channels i.e., R <sub>ON</sub> max – R <sub>ON</sub> min.                                                    |
| R <sub>FLAT(ON)</sub>         | Flatness is defined as the difference between the maximum and minimum value of on resistance as measured over the specified analog signal range. |
| I <sub>S</sub> (OFF)          | Source Leakage Current with the switch "OFF."                                                                                                    |
| I <sub>D</sub> (OFF)          | Drain Leakage Current with the switch "OFF."                                                                                                     |
| $I_D, I_S (ON)$               | Channel Leakage Current with the switch "ON."                                                                                                    |
| $V_{\rm D}$ (V <sub>S</sub> ) | Analog Voltage on Terminals D, S.                                                                                                                |
| V <sub>INL</sub>              | Maximum Input Voltage for Logic "0."                                                                                                             |
| V <sub>INH</sub>              | Minimum Input Voltage for Logic "1."                                                                                                             |
| $I_{INL}(I_{INH})$            | Input Current of the Digital Input                                                                                                               |
| C <sub>S</sub> (OFF)          | "OFF" Switch Source Capacitance                                                                                                                  |
| C <sub>D</sub> (OFF)          | "OFF" Switch Drain Capacitance                                                                                                                   |
| $C_D, C_S(ON)$                | "ON" Switch Capacitance                                                                                                                          |
| t <sub>ON</sub>               | Delay between applying the digital control input and the output switching on.                                                                    |
| t <sub>OFF</sub>              | Delay between applying the digital control input and the output switching off.                                                                   |
| t <sub>BBM</sub>              | "OFF" time or "ON" time measured between the 90% points of both switches, when switching from one address state to another.                      |
| Charge Injection              | A measure of the Glitch Impulse transfered from the Digital input to the Analog output during switching.                                         |
| Crosstalk                     | A measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance.                           |
| Off Isolation                 | A measure of unwanted signal coupling through an "OFF" switch.                                                                                   |
| Bandwidth                     | The frequency response of the "ON" switch.                                                                                                       |
| Insertion Loss                | The loss due to the ON resistance of the Switch.                                                                                                 |

### ADG621/ADG622/ADG623–Typical Performance Characteristics



TPC 1. On Resistance vs.  $V_D$  ( $V_S$ ). (Dual Supply)



TPC 2. On Resistance vs.  $V_D$  ( $V_S$ ). (Single Supply)



TPC 3. On Resistance vs.  $V_D$  ( $V_S$ ) for Different Temperatures. (Dual Supply)



TPC 4. On Resistance vs.  $V_D$  ( $V_S$ ) for Different Temperature. (Single Supply)



TPC 5. Leakage Currents vs. Temperature. (Dual Supply)



TPC 6. Leakage Currents vs. Temperature. (Single Supply)



TPC 7. Charge Injection vs. Source Voltage



TPC 8.  $t_{ON}/t_{OFF}$  Times vs. Temperature



TPC 9. OFF Isolation vs. Frequency



TPC 10. Crosstalk vs. Frequency



TPC 11. On Response vs. Frequency

### **Test Circuits**



Test Ciruit 1. On Resistance



Test Ciruit 2. Off Leakage



Test Ciruit 3. On Leakage







Test Ciruit 5. Break-Before-Make Time Delay, t<sub>BBM</sub> (ADG623 Only)



Test Ciruit 6. Charge Injection



OFF ISOLATION = 20 LOG  $\frac{V_{OUT}}{V_S}$ 

Test Ciruit 7. Off Isolation



Test Ciruit 8. Channel-to-Channel Crosstalk



Test Ciruit 9. Bandwidth

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).





C02616-.8-10/01(0)