

# 5-Bit Programmable 2-Phase Synchronous Buck Controller

# **ADP3162**

#### **FEATURES**

ADOPT™ Optimal Positioning Technology for Superior Load Transient Response and Fewest Output Capacitors

Complies with VRM 8.5 with Lowest System Cost
Active Current Balancing Between Both Output Phases
5-Bit Digitally Programmable 1.05 V to 1.825 V Output
Dual Logic-Level PWM Outputs for Interface to
External High-Power Drivers
Total Output Accuracy ±0.8% Over Temperature
Current-Mode Operation
Short Circuit Protection
Power Good Output
Overvoltage Protection Crowbar Protects
Microprocessors with No Additional
External Components

APPLICATIONS

Desktop PC Power Supplies for:
Intel Tualatin Processors

VRM Modules

# FUNCTIONAL BLOCK DIAGRAM



The ADP3162 also uses a unique supplemental regulation technique called active voltage positioning to enhance load transient performance. Active voltage positioning results in a dc/dc converter that meets the stringent output voltage specifications for high performance processors, with the minimum number of output capacitors and smallest footprint. Unlike voltage-mode and standard current-mode architectures, active voltage positioning adjusts the output voltage as a function of the load current so that it is always optimally positioned for a system transient. The ADP3162 also provides accurate and reliable short circuit protection and adjustable current limiting.

The ADP3162 is specified over the commercial temperature range of 0°C to 70°C and is available in a 16-lead narrow body SOIC package.

#### **GENERAL DESCRIPTION**

The ADP3162 is a highly efficient dual output synchronous buck switching regulator controller optimized for converting a 5 V or 12 V main supply into the core supply voltage required by high-performance processors such as Tualatin. The ADP3162 uses an internal 5-bit DAC to read a voltage identification (VID) code directly from the processor, which is used to set the output voltage between 1.05 V and 1.825 V. The ADP3162 uses a current mode PWM architecture to drive two logic-level outputs at a programmable switching frequency that can be optimized for VRM size and efficiency. The output signals are 180 degrees out of phase, allowing for the construction of two complementary buck switching stages. These two stages share the dc output current to reduce overall output voltage ripple. An active current balancing function ensures that both phases carry equal portions of the total load current, even under large transient loads, to minimize the size of the inductors.

ADOPT is a trademark of Analog Devices, Inc.

#### REV. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

# $ADP3162 - SPECIFICATIONS^{1} \ \ (v_{cc} = 12 \ V, \ I_{REF} = 150 \ \mu\text{A}, \ T_{A} = 0^{\circ}\text{C} \ \text{to} \ 70^{\circ}\text{C}, \ unless \ otherwise \ noted.})$

| Parameter                                                                                                                         | Symbol                                                                                                 | Conditions                                                                                                     | Min                      | Typ                                  | Max                    | Unit                               |
|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------|------------------------|------------------------------------|
| FEEDBACK INPUT                                                                                                                    | V                                                                                                      |                                                                                                                |                          |                                      |                        |                                    |
| Accuracy 1.05 V Output 1.5 V Output 1.825 V Output                                                                                | $V_{FB}$                                                                                               | Figure 1 Figure 1 Figure 1 VCC = 10 V to 14 V                                                                  | 1.488                    | 1.050<br>1.500<br>1.825              | 1.512                  | V<br>V<br>V<br>%                   |
| Line Regulation Input Bias Current Crowbar Trip Threshold Crowbar Reset Threshold Crowbar Response Time FB Low Foldback Threshold | $\begin{array}{c} \Delta V_{FB} \\ I_{FB} \\ V_{CROWBAR} \\ \\ t_{CROWBAR} \\ V_{FB(LOW)} \end{array}$ | Percent of Nominal DAC Voltage<br>Percent of Nominal DAC Voltage<br>Overvoltage to PWM Going Low               | 114<br>50<br>425         | 0.05<br>5<br>124<br>60<br>300<br>500 | 50<br>134<br>70<br>575 | nA<br>%<br>%<br>ns<br>mV           |
| REFERENCE Output Voltage Output Current                                                                                           | $V_{ m REF}$ $I_{ m REF}$                                                                              | $0 \le I_{REF} \le 1 \text{ mA}$                                                                               | 2.952<br>300             |                                      | 3.048                  | V<br>µA                            |
| VID INPUTS Input Low Voltage Input High Voltage Input Current Pull-Up Resistance Internal Pull-Up Voltage                         | V <sub>IL(VID)</sub> V <sub>IH(VID)</sub> I <sub>VID</sub> R <sub>VID</sub>                            | VID(X) = 0 V                                                                                                   | 2.2<br>12<br>2.7         | 280<br>17<br>3                       | 0.6<br>400<br>3.3      | V<br>V<br>μA<br>kΩ<br>V            |
| OSCILLATOR  Maximum Frequency <sup>2</sup> Frequency Accuracy  CT Charge Current                                                  | $\begin{array}{c} f_{CT(MAX)} \\ f_{CT} \\ I_{CT} \end{array}$                                         | $T_A$ = 25°C, CT = 91 pF<br>$T_A$ = 25°C, V <sub>FB</sub> in Regulation<br>$T_A$ = 25°C, V <sub>FB</sub> = 0 V | 2000<br>430<br>130<br>26 | 500<br>150<br>36                     | 570<br>170<br>46       | kHz<br>kHz<br>μΑ<br>μΑ             |
| ERROR AMPLIFIER Output Resistance Transconductance Output Current Maximum Output Voltage Output Disable Threshold -3 dB Bandwidth | $R_{O(ERR)}$ $g_{m(ERR)}$ $I_{O(ERR)}$ $V_{COMP(MAX)}$ $V_{COMP(OFF)}$ $BW_{ERR}$                      | FB Forced to $V_{FB} = 0 \text{ V}$ FB Forced to $V_{OUT} - 3\%$ COMP = Open                                   | 2.0                      | 200<br>2.2<br>1<br>3.0<br>800<br>500 | 2.45<br>880            | kΩ<br>mmho<br>mA<br>V<br>mV<br>kHz |
| CURRENT SENSE<br>Threshold Voltage                                                                                                | $V_{CS(TH)}$ $V_{CS(FOLD)}$                                                                            | CS+ = VCC,<br>FB Forced to $V_{OUT} - 3\%$<br>$0.8 \text{ V} \le \text{COMP} \le 1 \text{ V}$<br>FB \le 375 mV | 69<br>37                 | 79<br>0<br>47                        | 89<br>15<br>58         | mV<br>mV<br>mV                     |
| $\Delta V_{\rm COMP}/\Delta V_{\rm CS}$<br>Input Bias Current<br>Response Time                                                    | n <sub>i</sub> I <sub>CS+</sub> , I <sub>CS-</sub> t <sub>CS</sub>                                     | 1 $V \le V_{COMP} \le 3 V$<br>CS+ = CS- = VCC<br>$CS+ - (CS-) \ge 89 \text{ mV}$<br>to PWM Going Low           |                          | 25<br>0.5<br>50                      | 5                      | V/V<br>µA<br>ns                    |
| POWER GOOD COMPARATOR Undervoltage Threshold Overvoltage Threshold Output Voltage Low Response Time                               | V <sub>PWRGD(UV)</sub> V <sub>PWRGD(OV)</sub> V <sub>OL(PWRGD)</sub>                                   | Percent of Nominal Output<br>Percent of Nominal Output<br>$I_{PWRGD(SINK)} = 100 \mu A$                        | 76<br>114                | 82<br>124<br>30<br>200               | 88<br>134<br>200       | %<br>%<br>mV<br>ns                 |
| PWM OUTPUTS Output Voltage Low Output Voltage High Output Current Duty Cycle Limit <sup>2</sup>                                   | V <sub>OL(PWM)</sub><br>V <sub>OH(PWM)</sub><br>I <sub>PWM</sub><br>DC                                 | $I_{PWM(SINK)} = 400 \mu A$ $I_{PWM(SOURCE)} = 400 \mu A$ Per Phase, Relative to $f_{CT}$                      | 4.5<br>0.4               | 100<br>5.0<br>1                      | 500<br>5.5<br>50       | mV<br>V<br>mA<br>%                 |

-2-REV. 0

| Parameter                                                                             | Symbol                                                  | Conditions                           | Min        | Typ                      | Max                      | Unit               |
|---------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------|------------|--------------------------|--------------------------|--------------------|
| SUPPLY DC Supply Current Normal Mode UVLO Mode UVLO Threshold Voltage UVLO Hysteresis | I <sub>CC</sub> I <sub>CC(UVLO)</sub> V <sub>UVLO</sub> | VCC ≤ V <sub>UVLO</sub> , VCC Rising | 5.9<br>0.1 | 3.8<br>220<br>6.4<br>0.4 | 5.5<br>400<br>6.9<br>0.6 | mA<br>μA<br>V<br>V |

#### NOTES

to GND.

#### **ABSOLUTE MAXIMUM RATINGS\***

| VCC0.3 V to +15 V                                                   |
|---------------------------------------------------------------------|
| CS+, CS0.3 V to VCC + 0.3 V                                         |
| All Other Inputs and Outputs0.3 V to +10 V                          |
| Operating Ambient Temperature Range 0°C to 70°C                     |
| Operating Junction Temperature 125°C                                |
| Storage Temperature Range65°C to +150°C                             |
| $	heta_{ m JA}$                                                     |
|                                                                     |
| Two-Layer Board                                                     |
| Two-Layer Board       125°C/W         Four-Layer Board       81°C/W |
|                                                                     |
| Four-Layer Board                                                    |
| Four-Layer Board                                                    |

#### **ORDERING GUIDE**

|           | Temperature | Package          | Package       |  |
|-----------|-------------|------------------|---------------|--|
|           | Range       | Description      | Option        |  |
| ADP3162JR | 0°C to 70°C | Narrow Body SOIC | R-16A (SO-16) |  |

#### PIN CONFIGURATION

| VID3   1   6   VCC   15   REF   14   CS-   17   CS-   18   18   CS-   19   CS-   10   PWRGD   10 | VID2 2<br>VID1 3<br>VID0 4<br>VID25 5<br>COMP 6<br>FB 7 | TOP VIEW | 15<br>14<br>13<br>12<br>11 | REF CS- PWM1 PWM2 CS+ PWRGD |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------|----------------------------|-----------------------------|
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------|----------------------------|-----------------------------|

#### PIN FUNCTION DESCRIPTIONS

| Pin       | Mnemonic             | Function                                                                                                                                                                                          |
|-----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1–4,<br>5 | VID3 –VID0,<br>VID25 | Voltage Identification DAC Inputs. These pins are pulled up to an internal reference, providing a Logic 1 if left open. The DAC output programs the FB regulation voltage from 1.05 V to 1.825 V. |
| 6         | COMP                 | Error Amplifier Output and Compensation Point. The voltage at this output programs the output current control level between CS+ and CS                                                            |
| 7         | FB                   | Feedback Input. Error amplifier input for remote sensing of the output voltage.                                                                                                                   |
| 8         | СТ                   | External capacitor CT connection to ground sets the frequency of the device.                                                                                                                      |
| 9         | GND                  | Ground. All internal signals of the ADP3162 are referenced to this ground.                                                                                                                        |
| 10        | PWRGD                | Open drain output that signals when the output voltage is in the proper operating range                                                                                                           |
| 11        | CS+                  | Current Sense Positive Node. Positive input for the current comparator. The output current is sensed as a voltage at this pin with respect to CS–.                                                |
| 12        | PWM2                 | Logic-level output for the Phase 2 driver.                                                                                                                                                        |
| 13        | PWM1                 | Logic-level output for the Phase 1 driver.                                                                                                                                                        |
| 14        | CS-                  | Current Sense Negative Node. Negative input for the current comparator.                                                                                                                           |
| 15        | REF                  | 3.0 V Reference Output.                                                                                                                                                                           |
| 16        | VCC                  | Supply Voltage for the ADP3162.                                                                                                                                                                   |

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3162 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. 0 -3-

<sup>&</sup>lt;sup>1</sup>All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not tested in production.

Specifications subject to change without notice.

# **ADP3162**—Typical Performance Characteristics



TPC 1. Oscillator Frequency vs. Timing Capacitor



TPC 2. Supply Current vs. Oscillator Frequency



TPC 3. Output Accuracy Distribution

-4- REV. 0



Figure 1. Closed-Loop Output Voltage Accuracy Test Circuit

Table I. Output Voltage vs. VID Code

| VID25 | VID3 | VID2 | VID1 | VID0 | V <sub>OUT(NOM)</sub> |
|-------|------|------|------|------|-----------------------|
| 0     | 0    | 1    | 0    | 0    | 1.050 V               |
| 1     | 0    | 1    | 0    | 0    | 1.075 V               |
| 0     | 0    | 0    | 1    | 1    | 1.100 V               |
| 1     | 0    | 0    | 1    | 1    | 1.125 V               |
| 0     | 0    | 0    | 1    | 0    | 1.150 V               |
| 1     | 0    | 0    | 1    | 0    | 1.175 V               |
| 0     | 0    | 0    | 0    | 1    | 1.200 V               |
| 1     | 0    | 0    | 0    | 1    | 1.225 V               |
| 0     | 0    | 0    | 0    | 0    | 1.250 V               |
| 1     | 0    | 0    | 0    | 0    | 1.275 V               |
| 0     | 1    | 1    | 1    | 1    | 1.300 V               |
| 1     | 1    | 1    | 1    | 1    | 1.325 V               |
| 0     | 1    | 1    | 1    | 0    | 1.350 V               |
| 1     | 1    | 1    | 1    | 0    | 1.375 V               |
| 0     | 1    | 1    | 0    | 1    | 1.400 V               |
| 1     | 1    | 1    | 0    | 1    | 1.425 V               |
| 0     | 1    | 1    | 0    | 0    | 1.450 V               |
| 1     | 1    | 1    | 0    | 0    | 1.475 V               |
| 0     | 1    | 0    | 1    | 1    | 1.500 V               |
| 1     | 1    | 0    | 1    | 1    | 1.525 V               |
| 0     | 1    | 0    | 1    | 0    | 1.550 V               |
| 1     | 1    | 0    | 1    | 0    | 1.575 V               |
| 0     | 1    | 0    | 0    | 1    | 1.600 V               |
| 1     | 1    | 0    | 0    | 1    | 1.625 V               |
| 0     | 1    | 0    | 0    | 0    | 1.650 V               |
| 1     | 1    | 0    | 0    | 0    | 1.675 V               |
| 0     | 0    | 1    | 1    | 1    | 1.700 V               |
| 1     | 0    | 1    | 1    | 1    | 1.725 V               |
| 0     | 0    | 1    | 1    | 0    | 1.750 V               |
| 1     | 0    | 1    | 1    | 0    | 1.775 V               |
| 0     | 0    | 1    | 0    | 1    | 1.800 V               |
| 1     | 0    | 1    | 0    | 1    | 1.825 V               |

#### THEORY OF OPERATION

The ADP3162 combines a current-mode, fixed frequency PWM controller with antiphase logic outputs in a controller for a twophase synchronous buck power converter. Two-phase operation is important for switching the high currents required by high performance microprocessors. Handling the high current in a single-phase converter would place difficult requirements on the power components such as inductor wire size, MOSFET ONresistance and thermal dissipation. The ADP3162's high side current sensing topology ensures that the load currents are balanced in each phase, such that neither phase has to carry more than half of the power. An additional benefit of high side current sensing over output current sensing is that the average current through the sense resistor is reduced by the duty cycle of the converter allowing the use of a lower power, lower cost resistor. The outputs of the ADP3162 are logic drivers only and are not intended to directly drive external power MOSFETs. Instead, the ADP3162 should be paired with drivers such as the ADP3412, ADP3413, or ADP3414.

The frequency of the ADP3162 is set by an external capacitor connected to the CT pin. Each output phase of the ADP3162 operates at half of the frequency set by the CT pin. The error amplifier and current sense comparator control the duty cycle of the PWM outputs to maintain regulation. The maximum duty cycle per phase is inherently limited to 50% because the PWM outputs toggle in two-phase operation. While one phase is on, the other phase is off. In no case can both outputs be high at the same time.

#### **Output Voltage Sensing**

The output voltage is sensed at the FB pin allowing for remote sensing. To maintain the accuracy of the remote sensing, the GND pin should also be connected close to the load. A voltage error amplifier  $(g_m)$  amplifies the difference between the output voltage and a programmable reference voltage. The reference voltage is programmed between 1.05 V and 1.825 V by an internal 5-bit DAC, which reads the code at the voltage identification (VID) pins. (Refer to Table I for the output voltage versus VID pin code information.)

#### **Active Voltage Positioning**

The ADP3162 uses Analog Devices Optimal Positioning Technology (ADOPT), a unique supplemental regulation technique that uses active voltage positioning and provides optimal compensation for load transients. When implemented, ADOPT adjusts the output voltage as a function of the load current, so that it is always optimally positioned for a load transient. Standard (passive) voltage positioning has poor dynamic performance, rendering it ineffective under the stringent repetitive transient conditions required by high performance processors. ADOPT, however, provides optimal bandwidth for transient response that yields optimal load transient response with the minimum number of output capacitors.

#### Reference Output

A 3.0 V reference is available on the ADP3162. This reference is normally used to set the voltage positioning accurately using a resistor divider to the COMP pin. In addition, the reference can be used for other functions such as generating a regulated voltage with an external amplifier. The reference is bypassed with a 1 nF capacitor to ground. It is not intended to supply current to large capacitive loads, and it should not be used to provide more than 1 mA of output current.

REV. 0 –5–

#### Cycle-by-Cycle Operation

During normal operation (when the output voltage is regulated), the voltage-error amplifier and the current comparator are the main control elements. The voltage at the CT pin of the oscillator ramps between 0 V and 3 V. When that voltage reaches 3 V, the oscillator sets the driver logic, which sets PWM1 high. During the ON time of Phase 1, the driver IC turns on the high-side MOSFET. The CS+ and CS- pins monitor the current through the sense resistor that feeds both high-side MOSFETs. When the voltage between the two pins exceeds the threshold level set by the voltage error amplifier (gm), the driver logic is reset and the PWM output goes low. This signals the driver IC to turn off the high-side MOSFET and turn on the low-side MOSFET. On the next cycle of the oscillator, the driver logic toggles and sets PWM2 high. On each following cycle of the oscillator, the outputs toggle between PWM1 and PWM2. In each case, the current comparator resets the PWM output low when the current comparator threshold is reached. As the load current increases, the output voltage starts to decrease. This causes an increase in the output of the g<sub>m</sub> amplifier, which in turn leads to an increase in the current comparator threshold, thus programming more current to be delivered to the output so that voltage regulation is maintained.

#### **Active Current Sharing**

The ADP3162 ensures current balance in the two phases by actively sensing the current through a single sense resistor. During one phase's ON time, the current through the respective high-side MOSFET and inductor is measured through the sense resistor (R4 in Figure 2). When the comparator (CMP1 in the Functional Block Diagram) threshold programmed by the  $g_m$  amplifier is reached, the high-side MOSFET turns off. In the next cycle the ADP3162 switches to the second phase. The current is measured with the same sense resistor and the same internal comparator, ensuring accurate matching. This scheme is immune to imbalances in the MOSFETs'  $R_{\rm DS(ON)}$  and inductors' parasitic resistances.

If for some reason one of the phases fails, the other phase will still be limited to its maximum output current (one-half of the short circuit current limit). If this is not sufficient to supply the load, the output voltage will droop and cause the PWRGD output to signal that the output voltage has fallen out of its specified range.

#### **Short Circuit Protection**

The ADP3162 has multiple levels of short circuit protection to ensure fail-safe operation. The sense resistor and the maximum current sense threshold voltage given in the specifications set the peak current limit.

When the load current exceeds the current limit, the excess current discharges the output capacitor. When the output voltage is below the foldback threshold  $V_{\rm FB(LOW)}$ , the maximum deliverable output current is cut by reducing the current sense threshold from the current limit threshold,  $V_{\rm CS(CL)}$ , to the foldback threshold,  $V_{\rm CS(FOLD)}$ . Along with the resulting current foldback, the oscillator frequency is reduced by a factor of five when the output is 0 V. This further reduces the average current in short circuit.

#### **Power-Good Monitoring**

The Power-Good comparator monitors the output voltage of the supply via the FB pin. The PWRGD pin is an open drain output whose high level (when connected to a pull-up resistor) indicates that the output voltage is within the specified range of the nominal output voltage requested by the VID DAC. PWRGD will go low if the output is outside this range.

#### **Output Crowbar**

The ADP3162 includes a crowbar comparator that senses when the output voltage rises higher than the specified trip threshold,  $V_{CROWBAR}$ . This comparator overrides the control loop and sets both PWM outputs low. The driver ICs turn off the high side MOSFETs and turn on the low-side MOSFETs, thus pulling the output down as the reversed current builds up in the inductors. If the output overvoltage is due to a short of the high side MOSFET, this action will current limit the input supply or blow its fuse,



Figure 2. 23 A Pentium® III CPU Supply Circuit

Pentium is a registered trademark of Intel Corporation.

protecting the microprocessor from destruction. The crowbar comparator releases when the output drops below the specified reset threshold, and the controller returns to normal operation if the cause of the overvoltage failure does not persist.

#### **Output Disable**

The ADP3162 includes an output disable function that turns off the control loop to bring the output voltage to 0 V. Because an extra pin is not available, the disable feature is accomplished by pulling the COMP pin to ground. When the COMP pin drops below 0.64 V, the oscillator stops and both PWM signals are driven low. This function does not place the part in a low quiescent current shutdown state, and the reference voltage is still available. The COMP pin should be pulled down with an open collector or open drain type of output capable of sinking at least 2 mA.

#### APPLICATION INFORMATION

#### A VRM 8.5-Compliant Design Example

The design parameters for a typical high-performance Intel Tualatin CPU application designed to meet Intel's VRM 8.5 specification are as follows:

Input voltage  $(V_{IN})$  = 5 V Nominal output voltage  $(V_{OUT})$  = 1.7 V Static output voltage drop based on a 5 m $\Omega$  load line from no load to full load  $(V_{\Delta})$  =  $(V_{+})$  –  $(V_{-})$  = 40 mV – (–110 mV) = 150 mV Maximum output current  $(I_{O})$  = 30 A Output current di/dt < 25 A/ $\mu s$ .

#### C<sub>T</sub> Selection—Choosing the Clock Frequency

The ADP3162 uses a fixed-frequency control architecture that is set by an external timing capacitor,  $C_T$ . The value of  $C_T$  for a given clock frequency can be selected using the graph in TPC 1.

The clock frequency determines the switching frequency, which relates directly to switching losses and the sizes of the inductors and input and output capacitors. A clock frequency of 400 kHz sets the switching frequency of each phase,  $f_{\rm SW}$ , to 200 kHz, which represents a practical trade-off between the switching losses and the sizes of the output filter components. From TPC 1, for 400 kHz the required timing capacitor value is 110 pF. For good frequency stability and initial accuracy, it is recommended to use a capacitor with low temperature coefficient and tight tolerance, e.g., an MLC capacitor with NPO dielectric and with 5% or less tolerance.

#### **Inductance Selection**

The choice of inductance determines the ripple current in the inductor. Less inductance leads to more ripple current, which increases the output ripple voltage and the conduction losses in the MOSFETs, but allows using smaller-size inductors and, for a specified peak-to-peak transient deviation, output capacitors with less total capacitance. Conversely, a higher inductance means lower ripple current and reduced conduction losses, but requires larger-size inductors and more output capacitance for the same peak-to-peak transient deviation. In a two-phase converter a practical value for the peak-to-peak inductor ripple current is under 50% of the dc current in the same inductor. With that choice, in this design example, under 50% ripple current per inductor yields a total peak-to-peak output ripple current of about 20% of the total dc output current. The following

equation shows the relationship between the inductance, oscillator frequency, peak-to-peak ripple current in an inductor, and input and output voltages:

$$L = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times f_{SW} \times I_{L(RIPPLE)}}$$
(1)

For 7 A peak-to-peak ripple current, which is slightly under 50% of the 15 A full-load dc current in an inductor, Equation 1 yields an inductance of:

$$L = \frac{(5V - 1.7V) \times 1.7V}{5V \times (400 \text{ kHz/2}) \times 7A} = 801 \text{ nH}$$

A 1  $\mu$ H inductor can be used, which gives a calculated ripple current of 5.6 A at no load. The inductor should not saturate at the peak current of 20 A and should be able to handle the sum of the power dissipation caused by the average current of 15 A in the winding and the core loss.

The output ripple current is smaller than the inductor ripple current due to the two phases partially canceling. This can be calculated as follows:

$$I_{O\Delta} = \frac{V_{OUT} \times (V_{IN} - 2 \times V_{OUT})}{V_{IN} \times L \times f_{SW}} = \frac{1.7 \, V \times (5 \, V - 2 \times 1.7 \, V)}{5 \, V \times 1 \, \mu H \times (400 \, kHz/2)} = 2.72 \, A \tag{2}$$

#### **Designing an Inductor**

Once the inductance is known, the next step is either to design an inductor or find a standard inductor that comes as close as possible to meeting the overall design goals. The first decision in designing the inductor is to choose the core material. There are several possibilities for providing low core loss at high frequencies. Two examples are the powder cores (e.g., Kool-Mµ® from Magnetics) and the gapped soft ferrite cores (e.g., 3F3 or 3F4 from Philips). Low frequency powdered iron cores should be avoided due to their high core loss, especially when the inductor value is relatively low and the ripple current is high.

Two main core types can be used in this application. Open magnetic loop types, such as beads, beads on leads, and rods and slugs, provide lower cost but do not have a focused magnetic field in the core. The radiated EMI from the distributed magnetic field may create problems with noise interference in the circuitry surrounding the inductor. Closed-loop types, such as pot cores, PQ, U, and E cores, or toroids, cost more, but have much better EMI/RFI performance. A good compromise between price and performance are cores with a toroidal shape.

There are many useful references for quickly designing a power inductor. Table II gives some examples.

#### Table II. Magnetics Design References

Magnetic Designer Software Intusoft (http://www.intusoft.com)

Designing Magnetic Components for High-Frequency DC-DC Converters

McLyman, Kg Magnetics ISBN 1-883107-00-08

REV. 0 -7-

#### Selecting a Standard Inductor

The companies listed in Table III can provide design consultation and deliver power inductors optimized for high power applications upon request.

Table III. Power Inductor Manufacturers

Coilcraft

(847) 639-6400; (800) 322-2645

http://www.coilcraft.com

Coiltronics

(561) 752-5000

http://www.coiltronics.com

Sumida Electric Company

(408) 982-9660

http://www.sumida.com

#### R<sub>SENSE</sub>

The value of  $R_{SENSE}$  is based on the required maximum output current. The current comparator of the ADP3162 has a minimum current limit threshold of 69 mV. Note that the 69 mV value cannot be used for the maximum specified nominal current, as headroom is needed for ripple current and tolerances.

The current comparator threshold sets the peak of the inductor current yielding a maximum output current,  $I_O$ , which equals twice the peak inductor current value less half of the peak-to-peak inductor ripple current. From this the maximum value of  $R_{SENSE}$  is calculated as:

$$R_{SENSE} \le \frac{V_{CS(CL)(MIN)}}{\frac{I_O}{2} + \frac{I_{L(RIPPLE)}}{2}} = \frac{69 \, mV}{15 \, A + 2.72 \, A} = 3.89 \, m\Omega$$
 (3)

In this design example, 4 m $\Omega$  was chosen as the closest standard value

Once  $R_{\text{SENSE}}$  has been chosen, the maximum output current can be calculated at the point where current limit is reached, using the maximum current sense threshold of 89 mV:

$$I_{OUT(CL)} = 2 \times \frac{V_{CS(CL)(MAX)}}{R_{SENSE}} - I_{L(RIPPLE)} = 2 \times \frac{89 \text{ mV}}{4 \text{ m}\Omega} - 5.6 \text{ A} = 38.9 \text{ A}$$
 (4)

At output voltages below 375 mV, the current sense threshold is reduced to 58 mV maximum, and the ripple current is negligible. Therefore, at dead short the maximum output current is reduced to:

$$I_{OUT(SC)} = 2 \times \frac{58 \ mV}{4 \ m\Omega} = 29 \ A \tag{5}$$

The capability of the resistor's power rating should be checked at maximum load current:

$$P_{R_{SENSE}} = I_{SENSE(RMS)}^{2} \times R_{SENSE}$$
 (6)

where:

$$I_{SENSE(RMS)}^{2} = \frac{I_{O}^{2}}{n} \times \frac{V_{OUT}}{\eta \times V_{IN}}$$
(7)

In this formula, n is the number of phases, and  $\eta$  is the converter efficiency, in this case assumed to be 85%. Combining Equations 6 and 7 yields:

$$P_{R_{SENSE}} = \frac{30A^2}{2} \times \frac{1.7V}{0.85 \times 5V} \times 4 \ m\Omega = 720 \ mW$$

#### **Output Resistance**

Intel's VRM 8.5 specification requires that the regulator output voltage measured at the CPU pins drops when the output current increases. The specified voltage drop corresponds to a dc output resistance of:

$$R_{OUT} = \frac{V_{+} - V_{-}}{\Delta I_{O}} = \frac{40 \ mV - (-110 \ mV)}{30 \ A} = 5 \ m\Omega$$
 (8)

Note that per the VRM 8.5 specification this value changes to  $4~m\Omega$  for a Voltage Regulator Module (VRM) design.

The required dc output resistance can be achieved by terminating the  $g_m$  amplifier with a resistor. The value of the total termination resistance that will yield the correct dc output resistance:

$$R_T = \frac{n_1 \times R_{SENSE}}{g_m \times R_{OUT} \times 2} = \frac{25 \times 4 \, m\Omega}{2.2 \, mmho \times 5 \, m\Omega \times 2} = 4.55 \, k\Omega \qquad (9)$$

where  $n_I$  is the division ratio from the output voltage signal of the  $g_m$  amplifier to the PWM comparator CMP1,  $g_m$  is the transconductance of the gm amplifier itself, and the factor of 2 is the result of the two-phase configuration.

#### **Output Offset**

Intel's VRM 8.5 specification requires that at no load the output voltage of the regulator module be offset to a higher value than the nominal voltage corresponding to the VID code. The offset is introduced by realizing the total termination resistance of the gm amplifier with a divider connected between the REF pin and ground. The resistive divider introduces an offset to the output of the gm amplifier that, when reflected back through the gain of the gm stage, accurately positions the output voltage near its allowed maximum at light load. Furthermore, the output of the gm amplifier sets the current sense threshold voltage. At no load, the current sense threshold is increased by the peak of the ripple current in the inductor and reduced by the delay between sensing when the current threshold has been reached and when the high side MOSFET actually turns off. These two factors are combined with the inherent voltage (V<sub>GNL0</sub>), at the output of the gm amplifier that commands a current sense threshold of 0 mV:

$$\begin{aligned} V_{GNL} &= V_{GNL0} + \frac{I_{L(RIPPLE)} \times R_{OUT} \times n_I}{2} - \frac{V_{IN} - V_{OUT}}{L} \times \\ t_D \times n_{\phi} \times R_{CS} \times n_I \end{aligned}$$

$$V_{GNL} = 1V + \frac{5.6 A \times 5 m\Omega \times 25}{2} - \frac{5V - 1.7V}{1 \mu H} \times$$

$$60 m \times 2 \times 4 m\Omega \times 25 = 1.31V$$
(10)

The divider resistors ( $R_A$  for the upper, and  $R_B$  for the lower) can now be calculated assuming that the internal resistance of the  $g_m$  amplifier ( $R_{OGM}$ ) is 200 k $\Omega$ :

-8- REV. 0

$$R_{B} = \frac{V_{REF}}{\frac{V_{REF} - V_{GNL}}{R_{T}} - g_{m} \times V_{+}}$$

$$R_{B} = \frac{3V}{\frac{3V - 1.31V}{4.55 \, k\Omega} - 2.2 \, mmho \times 40 \, mV} = 10.58 \, k\Omega$$
 (11)

Choosing the nearest 1% resistor gives  $R_B$  = 10.5 k $\Omega$ . Finally,  $R_A$  is calculated:

$$R_A = \frac{1}{\frac{1}{R_T} - \frac{1}{R_{OGM}} - \frac{1}{R_B}} = \frac{1}{\frac{1}{4.55 \, k\Omega} - \frac{1}{200 \, k\Omega} - \frac{1}{10.5 \, k\Omega}} = 8.37 \, k\Omega$$
 (12)

Choosing the nearest 1% resistor gives  $R_A = 8.45 \text{ k}\Omega$ .

#### C<sub>OUT</sub> Selection

The required equivalent series resistance (ESR) and capacitance drive the selection of the type and quantity of the output capacitors. The ESR of the output filter capacitor bank must be equal to or less than the specified output resistance (5 m $\Omega$ ) of the voltage regulator. The capacitance must be large enough that the voltage across the capacitor, which is the sum of the resistive and capacitive voltage drops, does not moves below or above the initial resistive step while the inductor current ramps up or down to the value corresponding to the new load current.

One can use, for example, two SP-Type OS-CON capacitors from Sanyo, with 1200  $\mu F$  capacitance, a 2.5 V voltage rating, and 11 m $\Omega$  ESR. The two capacitors have a maximum total ESR of 5.5 m $\Omega$  when connected in parallel. This can be reduced to 5 m $\Omega$  by adding MLCC capacitors. Another possibility is the ZA series from Rubycon. The trade-off is size versus cost. Five 1000  $\mu F$  capacitors would give an ESR of 4.8 m $\Omega$ . These five capacitors take up more space than two OS-CON capacitors, but are significantly less expensive.

As long as the capacitance of the output capacitor is above a critical value and the regulating loop is compensated with Analog Devices' proprietary compensation technique, ADOPT, the actual value has no influence on the peak-to-peak deviation of the output voltage to a full step change in the load current. The critical capacitance can be calculated as follows:

$$C_{OUT(CRIT)} = \frac{I_O}{R_{OUT} \times (V_{OUT} + V_{-})} \times \frac{L}{2}$$

$$\frac{30 A}{5 m\Omega \times [1.7 V + (-110 mV)]} \times \frac{1 \mu H}{2} = 1.89 mF$$
(13)

The equivalent capacitance of the two OS-CON capacitors is  $2 \times 1.2$  mF = 2.4 mF, and the equivalent capacitance of the five ZA series Rubycon capacitors is 5 mF. With both choices, the total capacitance is safely above the critical value.

#### Feedback Loop Compensation Design for ADOPT

Optimized compensation of the ADP3162 allows the best possible containment of the peak-to-peak output voltage deviation. The output current slew rate of any practical switching power

converter is inherently limited by the inductor to a value much less than the slew rate of the load. Therefore, any sudden change of load current will initially flow through the output capacitors, and assuming that the capacitance of the output capacitor is larger than the critical value defined by Equation 14, this will produce a peak output voltage deviation equal to the ESR of the output capacitor times the load current change.

The optimal implementation of voltage positioning, ADOPT, will create an output impedance of the power converter that is entirely resistive over the widest possible frequency range—including dc—and equal to the specified dc output resistance. With the wide-band resistive output impedance the output voltage will droop in proportion with the load current at any load current slew rate; this ensures the optimal positioning and allows the minimization of the output capacitor.

With an ideal current-mode controlled converter, where the inductor current would respond without delay to the command signal, the resistive output impedance could be achieved by having a single-pole roll-off of the voltage gain of the voltage-error amplifier. The pole frequency must coincide with the ESR zero of the output capacitor. The ADP3162 uses constant-frequency peak-current control, which is known to have a nonideal, frequency dependent command-signal-to-inductor-current transfer function. The frequency dependence manifests in the form of a pair of complex conjugate poles at one-half of the switching frequency. A purely resistive output impedance could be achieved by canceling the complex conjugate with zeros at the same complex frequencies and adding a third pole equal to the ESR zero of the output capacitor. Such a compensating network would be quite complicated. Fortunately, in practice it is sufficient to cancel the pair of complex conjugate poles with a single real zero placed at one-half of the switching frequency. Although the end result is not a perfectly resistive output impedance, the remaining frequency dependence causes only a few percentage of deviation from the ideal resistive response. The single-pole and single-zero compensation can be easily implemented by terminating the g<sub>m</sub> error amplifier with the parallel combination of a resistor (R<sub>T</sub>) and a series RC network. The value of the terminating resistor R<sub>T</sub> was determined previously; the capacitance and resistance of the series RC network are calculated as follows:

$$C_{OC} = \frac{C_{OUT} \times R_{OUT}}{R_T} - \frac{2}{\pi \times f_{OSC} \times R_T}$$
 (14)

For the Rubycon output capacitors, the compensating capacitor is:

$$C_{OC} = \frac{5 \, mF \times 4 \, m\Omega}{4.55 \, k\Omega} - \frac{2}{\pi \times 400 \, kHz \times 4.55 \, k\Omega} = 5.1 \, nF$$

and the series resistance is:

$$R_Z = \frac{2}{C_{OC} \times \pi \times f_{OSC}} = \frac{2}{5.1 \, nF \times \pi \times 400 \, kHz} = 312 \, \Omega$$
 (15)

The nearest standard 5% resistor value is 300  $\Omega$ .

REV. 0 –9–

#### **Power MOSFETs**

In the standard two-phase application two pairs of N-channel power MOSFETs must be used with the ADP3162 and ADP3412, one pair as the main (control) switches, and the other pair as the synchronous rectifier switches. The main selection parameters for the power MOSFETs are  $V_{\rm GS(TH)}$  and  $R_{\rm DS(ON)}$ . The minimum gate drive voltage (the supply voltage to the ADP3412) dictates whether standard threshold or logic-level threshold MOSFETs must be used. Since  $V_{\rm GATE}$  < 8 V, logic-level threshold MOSFETs ( $V_{\rm GS(TH)}$  < 2.5 V) are strongly recommended.

The maximum output current  $I_O$  determines the  $R_{DS(ON)}$  requirement for the power MOSFETs. When the ADP3162 is operating in continuous mode, the simplifying assumption can be made that in each phase one of the two MOSFETs is always conducting the average inductor current. For  $V_{IN}$  = 12 V and  $V_{OUT}$  = 1.7 V, the duty ratio of the high-side MOSFET is:

$$D_{HSF} = \frac{V_{OUT}}{V_{IN}} = \frac{1.7 \, V}{5 \, V} = 34\% \tag{16}$$

The duty ratio of the low-side (synchronous rectifier) MOSFET is:

$$D_{LSF(MAX)} = 1 - D_{HSF(MAX)} = 66\%$$
 (17)

The maximum rms current of the high-side MOSFET during normal operation is:

$$I_{HSF(MAX)} = \frac{I_O}{2} \sqrt{D_{HSF} \times \left(1 + \frac{{I_L}^2(RIPPLE)}{3 \times {I_O}^2}\right)} =$$

$$\frac{30 A}{2} \sqrt{0.34 \times \left(1 + \frac{5.6 A^2}{3 \times 30 A^2}\right)} = 8.8 A$$
 (18)

The maximum rms current of the low-side MOSFET is:

$$I_{LSF(MAX)} = I_{HFS(MAX)} \times \sqrt{\frac{D_{LSF}}{D_{HSF}}} = 12.3 A$$
 (19)

The  $R_{DS(ON)}$  for each MOSFET can be derived from the allowable dissipation. If 10% of the maximum output power is allowed for MOSFET dissipation, the total dissipation in the four MOSFETs of the two-phase converter will be:

$$P_{MOSFET(TOTAL)} = 0.1 \times V_{OUT} \times I_O = 0.1 \times 1.7 V \times 30 A = 5.1 W$$
 (20)

Allocating half of the total dissipation for the pair of high-side MOSFETs and half for the pair of low-side MOSFETs, and assuming that the resistive and switching losses of the high-side MOSFET are equal, the required maximum MOSFET resistances will be:

$$R_{DS(ON)HS(MAX)} = \frac{P_{MOSFET(TOTAL)}}{8 \times I_{HSF(MAX)}^2} = \frac{5.1 \, W}{8 \times (8.8 \, A)^2} = 8.2 \, m\Omega$$
 (21)

$$R_{DS(ON)LS(MAX)} = \frac{P_{MOSFET(TOTAL)}}{4 \times I_{LSF(MAX)}^2} = \frac{5.1 \, W}{4 \times (12.3 \, A)^2} = 8.4 \, m\Omega$$
 (22)

An IRL3803 MOSFET from International Rectifier ( $R_{DS(ON)}$  = 6 m $\Omega$  nominal, 9 m $\Omega$  worst-case) is a good choice for both the high-side and low-side. The high-side MOSFET dissipation is:

$$P_{HSF} = R_{DS(ON)HS} \times I_{HSF(MAX)}^{2} + \frac{V_{IN} \times I_{L(PK)} \times Q_{G} \times f_{SW}}{2 \times I_{G}} + V_{IN} \times Q_{rr} \times f_{SW}$$
(23)

where the second term represents the turn-off loss of the MOSFET and the third term represents the turn-on loss due to the stored charge in the body diode of the low-side MOSFET. (In the second term,  $Q_G$  is the gate charge to be removed from the gate for turn-off and  $I_G$  is the gate turn-off current. From the data sheet, for the IRL3803 the value of  $Q_G$  is about 140 nC and the peak gate drive current  $(I_G)$  provided by the ADP3412 is about 1 A. In the third term  $Q_{\rm rr}$  is the charge stored in the body diode of the low-side MOSFET at the valley of the inductor current. The data sheet of the IRL3803 gives 450 nC for the stored charge at 71 A. That value corresponds to a stored charge of 80 nC at the valley of the inductor current. In both terms  $f_{\rm SW}$  is the actual switching frequency of the MOSFETs, or 200 kHz.  $I_{\rm LPK}$  is the peak current in the inductor, or 17.8 A.)

Substituting the above data in Equation 23 and using the worst-case value for the MOSFET resistance yields a conduction loss of 0.7 W, a turn-off loss of 1.2 W, and a turn-on loss of 0.08 W. Thus the worst-case total loss in a high-side MOSFET is 1.98 W.

The worst-case low-side MOSFET dissipation is:

$$P_{LSF} = R_{DS(ON)LS} \times I_{LSF(MAX)}^2 = 9 \, m\Omega \times 10.5 \, A^2 = 1.36 \, W$$
 (24)

(Note that there are no switching losses in the low-side MOSFET.)

#### $C_{IN}$ Selection and Input Current di/dt Reduction

In continuous inductor-current mode, the source current of the high-side MOSFET is approximately a square wave with a duty ratio equal to  $V_{\rm OUT}/V_{\rm IN}$  and an amplitude of one-half of the maximum output current. To prevent large voltage transients, a low ESR input capacitor sized for the maximum rms current must be used. The maximum rms capacitor current is given by:

$$I_{C(RMS)} = \frac{I_O}{2} \sqrt{2 \times D_{HFS} - (2 \times D_{HFS})^2} = \frac{30 A}{2} \sqrt{2 \times 0.34 - (2 \times 0.34)^2} = 7 A$$
(25)

Note that the capacitor manufacturer's ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may be placed in parallel to meet size or height requirements in the design. In this example, the input capacitor bank is formed by four 1000  $\mu F,\,16$  V Rubycon capacitors.

The ripple voltage across the three paralleled capacitors is:

$$V_{C(RIPPLE)} = \frac{I_O}{n} \times \left( \frac{ESR_C}{n_C} + \frac{D_{HSF}}{n_C \times C_{IN} \times f_{SW}} \right) = \frac{30 \, A}{2} \times \left( \frac{24 \, m\Omega}{4} + \frac{0.34}{4 \times 1000 \, \mu F \times 200 \, kHz} \right) = 96 \, mV$$
 (26)

–10– REV. 0

To reduce the input-current di/dt to below the recommended maximum of 0.1 A/ $\mu$ s, an additional small inductor (L > 1  $\mu$ H @ 5 A) should be inserted between the converter and the supply bus. That inductor also acts as a filter between the converter and the primary power source.

#### LAYOUT AND COMPONENT PLACEMENT GUIDELINES

The following guidelines are recommended for optimal performance of a switching regulator in a PC system.

#### **General Recommendations**

- 1. For good results, at least a four-layer PCB is recommended. This should allow the needed versatility for control circuitry interconnections with optimal placement, a signal ground plane, power planes for both power ground and the input power (e.g., 5 V), and wide interconnection traces in the rest of the power delivery current paths. Keep in mind that each square unit of 1 ounce copper trace has a resistance of ~ 0.53 mΩ at room temperature.
- Whenever high currents must be routed between PCB layers, vias should be used liberally to create several parallel current paths so that the resistance and inductance introduced by these current paths is minimized and the via current rating is not exceeded.
- 3. If critical signal lines (including the voltage and current sense lines of the ADP3162) must cross through power circuitry, it is best if a signal ground plane can be interposed between those signal lines and the traces of the power circuitry. This serves as a shield to minimize noise injection into the signals at the expense of making signal ground a bit noisier.
- 4. The power ground plane should not extend under signal components, including the ADP3162 itself. If necessary, follow the preceding guideline to use the signal ground plane as a shield between the power ground plane and the signal circuitry.
- 5. The GND pin of the ADP3162 should be connected first to the timing capacitor (on the CT pin), and then into the signal ground plane. In cases where no signal ground plane can be used, short interconnections to other signal ground circuitry in the power converter should be used.
- 6. The output capacitors of the power converter should be connected to the signal ground plane even though power current flows in the ground of these capacitors. For this reason, it is advised to avoid critical ground connections (e.g., the signal circuitry of the power converter) in the signal ground plane between the input and output capacitors. It is also advised to keep the planar interconnection path short (i.e., have input and output capacitors close together).
- 7. The output capacitors should also be connected as closely as possible to the load (or connector) that receives the power (e.g., a microprocessor core). If the load is distributed, the capacitors also should be distributed, and generally in proportion to where the load tends to be more dynamic.
- 8. Absolutely avoid crossing any signal lines over the switching power path loop, described below.

#### **Power Circuitry**

- 9. The switching power path should be routed on the PCB to encompass the smallest possible area in order to minimize radiated switching noise energy (i.e., EMI). Failure to take proper precaution often results in EMI problems for the entire PC system as well as noise-related operational problems in the power converter control circuitry. The switching power path is the loop formed by the current path through the input capacitors, the power MOSFETs, and the power Schottky diode, if used (see next), including all interconnecting PCB traces and planes. The use of short and wide interconnection traces is especially critical in this path for two reasons: it minimizes the inductance in the switching loop, which can cause high-energy ringing, and it accommodates the high current demand with minimal voltage loss.
- 10. An optional power Schottky diode (3 A–5 A dc rating) from each lower MOSFET's source (anode) to drain (cathode) will help to minimize switching power dissipation in the upper MOSFETs. In the absence of an effective Schottky diode, this dissipation occurs through the following sequence of switching events. The lower MOSFET turns off in advance of the upper MOSFET turning on (necessary to prevent cross-conduction). The circulating current in the power converter, no longer finding a path for current through the channel of the lower MOSFET, draws current through the inherent body diode of the MOSFET. The upper MOSFET turns on, and the reverse recovery characteristic of the lower MOSFET's body diode prevents the drain voltage from being pulled high quickly. The upper MOSFET then conducts very large current while it momentarily has a high voltage forced across it, which translates into added power dissipation in the upper MOSFET. The Schottky diode minimizes this problem by carrying a majority of the circulating current when the lower MOSFET is turned off, and by virtue of its essentially nonexistent reverse recovery time. The Schottky diode has to be connected with very short copper traces to the MOSFET to be effective.
- 11. A small ferrite bead inductor placed in series with the drain of the lower MOSFET can also help to reduce this previously described source of switching power loss.
- 12. Whenever a power dissipating component (e.g., a power MOSFET) is soldered to a PCB, the liberal use of vias, both directly on the mounting pad and immediately surrounding it, is recommended. Two important reasons for this are: improved current rating through the vias, and improved thermal performance from vias extended to the opposite side of the PCB where a plane can more readily transfer the heat to the air.
- 13. The output power path, though not as critical as the switching power path, should also be routed to encompass a small area. The output power path is formed by the current path through the inductor, the current sensing resistor, the output capacitors, and back to the input capacitors.
- 14. For best EMI containment, the power ground plane should extend fully under all the power components except the output capacitors. These components are: the input capacitors, the power MOSFETs and Schottky diodes, the

REV. 0 –11–

inductors, the current sense resistor, and any snubbing element that might be added to dampen ringing. Avoid extending the power ground under any other circuitry or signal lines, including the voltage and current sense lines.

#### **Signal Circuitry**

- 15. The output voltage is sensed and regulated between the FB pin and the GND pin (which connects to the signal ground plane). The output current is sensed (as a voltage) by the CS+ and CS- pins. In order to avoid differential mode
- noise pickup in the sensed signal, the loop area should be small. Thus the FB trace should be routed atop the signal ground plane, and the CS+ and CS- pins should be routed as a closely coupled pair (the CS+ pin should be over the signal ground plane as well).
- 16. The CS+ and CS- traces should be Kelvin-connected to the current sense resistor so that the additional voltage drop due to current flow on the PCB at the current sense resistor connections does not affect the sensed voltage.

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 16-Lead SOIC (R-16A/SO-16)



-12- REV. 0