## 4K x 4 CMOS TAGRAM™ - 4K x 4 SRAM WITH ONBOARD 4 BIT COMPA-RATOR - 20, 22, 25, AND 35ns ADDRESS TO COMPARE ACCESS TIME - EQUAL ACCESS, READ AND WRITE CYCLÉ TIMES - FLASH CLEAR FUNCTION - 22-PIN, 300 MIL PLASTIC #### DESCRIPTION The MK41H80 is a member of SGS-THOMSON Microelectronics $4K \times 4$ CMOS Static RAM family featuring fully static operation requiring no external clocks or timing strobes. Cycle Time and Compare Access Time are equal. The MK41H80 is powered by a single $+5V \pm 10\%$ power supply and the inputs and outputs are fully TTL compatible. The MK41H80 features an onboard 4 bit comparator that compares RAM contents and current input data. The result is an active high match on the MATCH pin or an active low miss on the MATCH pin. The MATCH pins of several MK41H80's can be nanded together to provide enabling or acknowledging signals to the data cache or processor. Tag data can be read from the data pins by bringing Output Enable (OE) low. This will allow data stored in the memory array to be displayed at the Outputs $(DQ_0-DQ_3)$ . Flash Clear operation is provided on the MK41H80 via the (CLR) pin. A low applied to the CLR pin clears all RAM bits to a logic zero. #### PIN NAMES | A <sub>0</sub> - A <sub>11</sub> | Address Inputs | |-----------------------------------|-------------------| | DQ <sub>0</sub> - DQ <sub>3</sub> | Data Input/output | | MATCH | Comparator Output | | WE | Write Enable | | OE | Output Enable | | CLR | Flash Clear | | Vcc | Power (+ 5V) | | V <sub>SS</sub> | Ground | Figure 1: Pin Connections. Figure 2: MK41H80 Block Diagram. #### **ABSOLUTE MAXIMUM RATINGS\*** | Parameter | Value | Unit | |-----------------------------------------------------|----------------|------| | Voltage on any Terminal Relative to V <sub>SS</sub> | - 1.0 to + 7.0 | V | | Operating Temperture T <sub>A</sub> (ambient) | 0 to + 70 | °C | | Storage Temperature (ceramic) | - 65 to + 150 | °C | | Storage Temperature (plastic) | - 55 to +125 | ∘℃ | | Power Dissipation | 1 | W | | Output Currrent per Pin | 50 | mA | Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sectionsof this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time #### TRUTH TABLE (MK41H80) | WE | ŌĒ | CLR | Match | Mode | |----|----|-----|---------|-------------------| | Н | Н | Н | Valid | Compare Cycle | | L | X | Н | Invalid | Write Cycle | | Н | L | Н | Invalid | Read Cycle | | X | X | L | Invalid | Flash Clear Cycle | X = Don't Care ### RECOMMENDED DC OPERATING CONDITIONS ( $0^{\circ}C \le T_A \le 70^{\circ}C$ ) | V <sub>CC</sub><br>V <sub>SS</sub> | Parameter | | Hoit | Notes | | | |------------------------------------|------------------------------------------------------------------------------|-------|----------------|-----------------------|---|--| | | rarameter | Min. | Min. Typ. Max. | | | | | Vcc | Supply Voltage (referenced to V <sub>SS</sub> ) | 4.5 | 5.0 | 5.5 | V | | | Vss | Ground | 0.0 | 0.0 | 0.0 | V | | | V <sub>IH</sub> | Input High (logic 1) Voltage,<br>All Inputs (referenced to V <sub>SS</sub> ) | 2.2 | | V <sub>CC</sub> + 0.3 | V | | | V <sub>IL</sub> | Input Low (logic 0) Voltage,<br>All Inputs (referenced to V <sub>SS</sub> ) | - 0.3 | | 0.8 | ٧ | | ## DC ELECTRICAL CHARACTERISTICS (0°C $\leq$ $T_{A} \leq$ 70°C) (V $_{CC}$ = 5.0V $\pm10\%$ ) | Symbol | | | | | | | |------------------|------------------------------------------------------------------------------------------|------|------|------|------|-------| | | Parameter | Min. | Тур. | Max. | Unit | Notes | | I <sub>CC1</sub> | Operating Current - Average Power Supply Operating Current | | | 120 | mA | 1 | | PiL | Input Leakage Current, Any Input | - 1 | | 1 | μА | 5 | | loL | Output Leakage Current | - 10 | | 10 | μА | 6 | | V <sub>OH</sub> | Output High (logic 1) Voltage<br>Referenced to V <sub>SS</sub> ; I <sub>OH</sub> = - 4mA | 2.4 | | | V | | | Vol | Output Low (logic 0) Voltage Referenced to V <sub>SS</sub> ; I <sub>OL</sub> = + 8mA | | | 0.4 | V | | ## AC ELECTRICAL CHARACTERISTICS (0°C $\leq$ T<sub>A</sub> $\leq$ + 70°C) (V<sub>CC</sub> = 5.0V $\pm$ 10%) | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |----------------|-------------------------------|------|------|------|------|-------| | C <sub>1</sub> | Capacitance on any Input Pin | | 4 | 5 | pF | 2 | | C <sub>2</sub> | Capacitance on any Output Pin | | 8 | 10 | pF | 2 | #### **AC TEST CONDITIONS** | Input Levels | GND to 3.0V | |------------------------------------------------|-------------------| | Transition Times | 5ns | | Input and Output Signal Timing Reference Level | 1.5V | | Ambient Temperature | 0°C to 70°C | | V <sub>CC</sub> | 5.0V ± 10 percent | Figure 3: Output Load Circuits. - Notes: 1. All voltages referenced to GND. - 2. Measured with GND ≤ V ≤ V<sub>CC</sub>. Outputs are deselected with exception to MATCH which is always enabled - Measured with load as shown in Figure 3A. - 4. Measured with load as shown in Figure 3B. - 5. Icc1 measured with outputs open, Vcc max, f = min. cycle - 6. Output buffer is deselected - 7. Capacitances are sampled, and not 100% tested #### COMPARE. WRITE AND READ TIMING The MK41H80 employs three signals for device control. The Write Enable (WE) pin enables a Write Cycle if low and either a Compare Cycle or a Read Cycle when high. The OE pin enables a Read Cycle if low or a Compare Cycle if high. The CLR pin enables a Flash Clear Cycle when brought low. The MK41H80 begins a Compare Cycle with the application of a valid address (see figure 4). A valid MATCH is enabled when OE and WE go high in conjunction with their respective Set Up and Hold times. MATCH will occur taca after a valid address, and t<sub>DCA</sub> after valid Data In. MATCH will then go invalid tach after the address changes. The MK41H80 starts a <u>Write</u> Cycle with stable addresses (see figure 4). OE may be in either logic state. WE may fall with stable addresses, and must remain low until t<sub>AW</sub> with a duration of twew. Data in must be held valid t<sub>DS</sub> before and t<sub>DH</sub> after WE goes high. MATCH will be invalid during this cycle. The MK41H80 begins a Read Cycle with stable addresses and WE high (see figure 4). DQ becomes valid tAA after a valid address, and toEA after the fall of OE. DQ outputs become invalid toH after the address becomes invalid or toEz after OE is brought high. Ripple through data access may be accomplished by holding OE active low while strobing addresses A0-A11, and holding CLR and WE high. The MATCH output will be invalid during the Read cycle. Figure 4: Compare and Write Cycle. Figure 5: Write and Read Cycle. ### ELECTRICAL CARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS $(0^{\circ}C \le T_A \le 70^{\circ}C) (V_{CC} = 5.0V \pm 10\%)$ Units = ns | 0 | | - | 20 | | 22 | - | 25 | - 35 | | | |------------------|---------------------------------------------|------|------|------|------|------|------|------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Notes | | tc | Cycle Time | 20 | | 25 | | 25 | | 35 | | | | tccs | Compare Command Set Up Time | 7 | | 8 | | 8 | | 10 | | | | t <sub>CCH</sub> | Compare Command Hold Time | 0 | | 0 | | 0 | | 0 | | | | <sup>†</sup> RCS | Read Command (WE) Set Up Time | 0 | | 0 | | 0 | | 0 | | | | t <sub>RCH</sub> | Read Command (WE) Hold Time | 0 | | 0 | | 0 | | 0 | | | | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | 0 | | 0 | | | | t <sub>AW</sub> | Address Stable to End of Write Command (WE) | 16 | | 18 | | 20 | | 30 | | | | t <sub>AH</sub> | Address Hold Time after End of Write | 0 | | 0 | | 0 | | 0 | | | | twew | Write Command (WE) to End of Write | 16 | | 18 | | 20 | | 30 | | | | tos | Data Set Up Time | 12 | | 13 | | 13 | | 14 | | | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | | | t <sub>DCA</sub> | Data Compare Access Time | | 12 | | 15 | | 15 | | 20 | 3 | | t <sub>ACA</sub> | Address Compare Access Time | | 20 | | 22 | | 25 | | 35 | 3 | | t <sub>ACH</sub> | Address Compare Hold Time | 5 | | 5 | | 5 | | 5 | | 3 | | t <sub>DCH</sub> | Data Compare Hold Time | 3 | | 3 | | 3 | | 3 | | 3 | | t <sub>OEA</sub> | Output Enable (OE) Access Time | | 10 | | 10 | | 12 | | 15 | 3 | | tон | Valid Data Out (DQ) Hold Time | 5 | | 5 | | 5 | | 5 | | 3 | | t <sub>AA</sub> | Address Access Time | | 20 | | 22 | | 25 | | 35 | 3 | | t <sub>OEZ</sub> | Output Enable (OE) to High-Z | | 7 | | 8 | | 8 | | 10 | 4 | | OEL | Output Enable (OE) to Low-Z | 2 | | 2 | | 2 | | 2 | | 4 | | t <sub>WEZ</sub> | Write Enable (WE) to High-Z | | 8 | | 10 | | 10 | | 13 | 4 | | t <sub>WEL</sub> | Write Enable (WE) to Low-Z | 5 | | 5 | | 5 | | 5 | | 4 | #### **APPLICATION** The MK41H80 operates from a 5.0 volt supply. It is compatible with all standard TTL families on all inputs and outputs. The device should share a solid ground plane with any other devices interfaced with it, particularly TTL devices. Additionally, because the outputs can drive rail-to-rail into high impedance loads, the MK41H80 can also interface to 5 volt CMOS on all inputs and outputs. Refer to the normalized performance curves that follow. The MK41H80 compares contents of addressed RAM locations to the current data inputs. A logic one (1) output on the MATCH pin indicates that the input data and the RAM contents match. Conversely, a logic zero (0) on the MATCH pin indicates at least one bit difference between the RAM contents and input data generating a miss. The MATCH output is always at either an active high or low logic level, and does not exhibit a three-state or high impedance characteristic. Since the compa- rator circuitry is always enabled, metastable data input levels can result in excessive MATCH output activity. Therefore, the use of pull-up or pull-down resistors is recommended on the data bus. A pull-up resistor is also recommended for the CLR input. This will ensure that any low going system noise, coupled onto the input, does not drive CLR below V<sub>IH</sub> minimum specifications. Because high frequency current transients will be associated with the operation of the MK41H80, power lines inductance must be minimized on the circuit board power distribution network. Power and ground trace gridding or separate power planes can be employed to reduce line inductance. Though often times not thought of as such, the traces on a memory board are basically unterminated, low impedance transmission lines. As such they are subject to signal reflections manifested as noise, undershoots and excessive ringing. Series termination in close proximity to the TTL drivers can improve driver/signal path impedance matching. While experimentation most often proves to be the only practical approach to selection of series resistors, values in the range of 10 to 33 ohms often prove most suitable. #### FLASH CLEAR CYCLE A Flash Clear Cycle begins as CLR is brought low (see figure 5). A Flash Clear sets all 16,384 bits in the RAM to logic zero. Control Inputs will not be recognized from tex after CLR falls to tex after CLR is brought high. OE and WE are Don't Cares and DQ is High-Z. MATCH will be invalid while CLR is low. Figure 6 : Read-flash Clear-write Cycle. # AC ELECTRICAL CARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C) ( $V_{CC}$ = 5.0V ±10%) Units = ns. | Symbol | | - 20 | | - 22 | | - 25 | | - 35 | | | |------------------|--------------------------------------------|------|------|------|------|------|------|------|------|-------| | | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Notes | | t <sub>FCC</sub> | Flash Clear Cycle Time | 40 | | 50 | | 50 | | 70 | | | | 1 <sub>CX</sub> | Clear (CLR) to Inputs Don't Care | 0 | | 0 | | 0 | | 0 | | | | t <sub>CR</sub> | End of Clear (CLR) to Inputs<br>Recognized | 0 | | 0 | | 0 | | 0 | | | | t <sub>CLP</sub> | Flash Clear (CLR) Pulse Width | 36 | | 36 | | 60 | | 60 | | | #### NORMALIZED DC AND AC PERFORMANCE CHARACTERISTICS #### NORMALIZED DC AND AC PERFORMANCE CHARACTERISTICS ## LOGIC THRESHOLD VOLTAGE VS. SUPPLY VOLTAGE T<sub>A</sub> = 25°C # NORMALIZED SOURCE AND SINK CURRENTS VS. OUTPUT VOLTAGE V<sub>CC</sub> = 5.0V, T<sub>A</sub> = 25°C #### NORMALIZED SOURCE AND SINK CURRENTS VS. SUPPLY VOLTAGE T<sub>A</sub> = 26°C ## NORMALIZED SOURCE AND SINK CURRENTS VS. AMBIENT TEMPERATURE $V_{\rm CC} = 5.0 {\rm V}$ #### **ORDER CODES** | Part Number | Access Time | Package Type | Temperature Range | |-------------|-------------|--------------------|-------------------| | MK41H80N-20 | 20ns | 22 Pin Plastic DIP | 0°C to 70°C | | MK41H80N-22 | 22ns | 22 Pin Plastic DIP | 0°C to 70°C | | MK41H80N-25 | 25ns | 22 Pin Plastic DIP | 0°C to 70°C | | MK41H80N-35 | 35ns | 22 Pin Plastic DIP | 0°C to 70°C | #### PACKAGE DESCRIPTION #### 22 PIN "N" PACKAGE PLASTIC DIP | | m | m | Inc | Inches | | | | |------|--------|-------|-------|--------|-------|--|--| | Dim. | Min. | Max. | Min. | Max. | Notes | | | | Α | | 5.334 | | .210 | 2 | | | | A1 | 0.381 | | .015 | | 2 | | | | A2 | 3.048 | 3.556 | .120 | .140 | | | | | В | 0.381 | 0.533 | .015 | .021 | 3 | | | | B1 | 1.27 | 1.778 | .050 | .070 | | | | | С | 0.203 | 0.304 | .0008 | .012 | 3 | | | | D | 25.908 | 26.67 | 1.020 | 1.050 | 1 | | | | D1 | 0.254 | 0.635 | .010 | .025 | | | | | Е | 7.62 | 8.255 | .300 | .325 | | | | | E1 | 6.096 | 6.858 | .240 | .270 | | | | | e1 | 2.286 | 2.794 | .090 | .110 | | | | | вΑ | 7.62 | 10.16 | .300 | .400 | | | | | L | 3.048 | | .120 | | | | | Notes: 1. Overall length includes 010 in flash on either end of the package. 2. Package standoff to be measured per jedec requirements. 3. The maximum limit shall be increased by 003 in when solder lead finish is specified.