# 2.5V/3.3V, 5 Gb/s Multi Level Clock/Data Input to CML Driver / Receiver / Buffer/ Translator with Internal Termination

### Description

The NB4L16M is a differential driver/receiver/buffer/translator which can accept LVPECL, LVDS, CML, HSTL, LVCMOS/LVTTL and produce 400 mV CML output. The device is capable of receiving, buffering, and translating a clock or data signal that is as small as 75 mV operating up to 3.5 GHz or 5.0 Gb/s, respectively. As such, it is ideal for SONET, GigE, Fiber Channel and backplane applications (see Table 6 and Figures 20, 21 22, and 23).

Differential inputs incorporate internal 50  $\Omega$  termination resistors and accept LVPECL (Positive ECL), LVTTL/LVCMOS, CML, HSTL or LVDS. The differential 16 mA CML output provides matching internal 50  $\Omega$  termination, and 400 mV output swing when externally receiver terminated, 50  $\Omega$  to V<sub>CC</sub> (see Figure 19). These features provide transmission line termination on chip, at the receiver and driver end, eliminating any use of additional external components.

The V<sub>BB</sub>, an internally generated voltage supply, is available to this device only. For single–ended input configuration, the unused complementary differential input is connected to V<sub>BB</sub> as a switching reference voltage. The V<sub>BB</sub> reference output can be used also to re–bias capacitor coupled differential or single–ended output signals. For the capacitor coupled input signals, V<sub>BB</sub> should be connected to the V<sub>TD</sub> pin and bypassed to ground with a 0.01  $\mu$ F capacitor. When not used V<sub>BB</sub> should be left open.

This device is housed in a 3x3 mm 16 pin QFN package. Application notes, models, and support documentation are available at <u>www.onsemi.com</u>.

#### Features

- Maximum Input Clock Frequency up to 3.5 GHz
- Maximum Input Data Rate up to 5.0 Gb/s
- < 0.7 ps Maximum Clock RMS Jitter
- < 10 ps Maximum Data Dependent Jitter at 2.5 Gb/s
- 220 ps Typical Propagation Delay
- 60 ps Typical Rise and Fall Times
- CML Output with Operating Range:  $V_{CC} = 2.375$  V to 3.6 V with  $V_{EE} = 0$  V
- CML Output Level (400 mV Peak-to-Peak Output), Differential Output Only
- 50  $\Omega$  Internal Input and Output Termination Resistors
- Functionally Compatible with Existing 2.5 V / 3.3 V LVEL, LVEP, EP, and SG Devices
- Pb–Free Packages are Available



## **ON Semiconductor®**

http://onsemi.com



(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.



Figure 1. Functional Block Diagram

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet.



Figure 2. Pin Configuration (Top View)

### **Table 1. PIN DESCRIPTION**

| Pin          | Name            | I/O                                             | Description                                                                                                                                                                                                                                  |
|--------------|-----------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | V <sub>TD</sub> | -                                               | Internal 50 $\Omega$ termination pin. See Table 4 (Note 1).                                                                                                                                                                                  |
| 2            | D               | LVPECL, CML, HSTL,<br>LVCMOS, LVDS, LVTTL Input | Inverted differential input. Internal 36.5 $k\Omega$ to $V_{CC}$ and 73 $k\Omega$ to $V_{EE}$ (Note 1).                                                                                                                                      |
| 3            | D               | LVPECL, CML, HSTL,<br>LVCMOS, LVDS, LVTTL Input | Noninverted differential input. Internal 73 k $\Omega$ to $V_{CC}$ and 36.5 k $\Omega$ to $V_{EE}$ (Note 1).                                                                                                                                 |
| 4            | V <sub>TD</sub> | -                                               | Internal 50 $\Omega$ termination pin. See Table 4. (Note 1)                                                                                                                                                                                  |
| 15           | V <sub>BB</sub> | -                                               | Internally generated reference voltage supply.                                                                                                                                                                                               |
| 6            | NC              |                                                 | No Connect pin. The No Connect (NC) pin is electrically connected to the die and MUST be left open.                                                                                                                                          |
| 10           | Q               | CML Output                                      | Noninverted differential output. Typically receiver terminated with 50 $\Omega$ resistor to $V_{CC}.$                                                                                                                                        |
| 11           | Q               | CML Output                                      | Inverted differential output. Typically receiver terminated with 50 $\Omega$ resistor to V_{CC}.                                                                                                                                             |
| 7, 8, 13, 14 | V <sub>EE</sub> | -                                               | Negative supply voltage                                                                                                                                                                                                                      |
| 5, 9, 12, 16 | V <sub>CC</sub> | -                                               | Positive supply voltage                                                                                                                                                                                                                      |
| -            | EP              | _                                               | Exposed pad (EP). EP on the package bottom is thermally connected to the die for improved heat transfer out of the package. The pad is not electrically connected to the die, but is recommended to be soldered to $V_{EE}$ on the PC Board. |

 In the differential configuration when the input termination pins (V<sub>TD</sub>, V<sub>TD</sub>) are connected to a common termination voltage and if no signal is applied on D/D input then the device will be susceptible to self-oscillation.

### **Table 2. ATTRIBUTES**

| Characteristi                                          | Value                       |             |         |  |  |
|--------------------------------------------------------|-----------------------------|-------------|---------|--|--|
| Input Default State Resistors                          | 37.5 kΩ<br>73 kΩ            |             |         |  |  |
| ESD Protection                                         | > 2 kV<br>> 200 V<br>> 1 kV |             |         |  |  |
| Moisture Sensitivity (Note 2)                          | Pb Pkg                      | Pb-Free Pkg |         |  |  |
|                                                        | QFN-16                      | Level 1     | Level 1 |  |  |
| Flammability Rating                                    | UL 94 V–0 @ 0.125 in        |             |         |  |  |
| Transistor Count                                       | 1                           | 57          |         |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                             |             |         |  |  |

2. For additional information, see Application Note AND8003/D.

### **Table 3. MAXIMUM RATINGS**

| Symbol               | Parameter                                          | Condition 1                                    | Condition 2                      | Rating                            | Unit         |
|----------------------|----------------------------------------------------|------------------------------------------------|----------------------------------|-----------------------------------|--------------|
| V <sub>CC</sub>      | Positive Power Supply                              | V <sub>EE</sub> = 0 V                          |                                  | 6                                 | V            |
| $V_{EE}$             | Negative Power Supply                              | $V_{CC} = 0 V$                                 |                                  | -6                                | V            |
| VI                   | Positive Input<br>Negative Input                   | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_I = V_{CC}$<br>$V_I = V_{EE}$ | 6<br>-6                           | V<br>V       |
| V <sub>INPP</sub>    | Differential Input Voltage                         | $ D - \overline{D} $                           |                                  | V <sub>CC</sub> – V <sub>EE</sub> | V            |
| I <sub>IN</sub>      | Input Current Through $R_T$ (50 $\Omega$ Resistor) | Static<br>Surge                                |                                  | 45<br>80                          | mA<br>mA     |
| I <sub>OUT</sub>     | Output Current                                     | Continuous<br>Surge                            |                                  | 25<br>50                          | mA<br>mA     |
| I <sub>BB</sub>      | V <sub>BB</sub> Sink/Source                        |                                                |                                  | ± 0.5                             | mA           |
| T <sub>A</sub>       | Operating Temperature Range                        |                                                |                                  | -40 to +85                        | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                          |                                                |                                  | -65 to +150                       | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) (Note 3)  | 0 lfpm<br>500 lfpm                             | QFN-16<br>QFN-16                 | 42<br>35                          | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | 1S2P (Note 3)                                  | QFN-16                           | 4                                 | °C/W         |
| T <sub>sol</sub>     | Wave Solder Pb<br>Pb-Free                          |                                                |                                  | 265<br>265                        | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.3. JEDEC standard multilayer board – 1S2P (1 signal, 2 power) with 8 filled thermal vias under exposed pad.

| Symbol                    | Characteristic                                                                 | Min                    | Тур                    | Max                    | Unit  |
|---------------------------|--------------------------------------------------------------------------------|------------------------|------------------------|------------------------|-------|
| I <sub>CC</sub>           | Power Supply Current (Inputs and Outputs Open)                                 | 30                     | 45                     | 55                     | mA    |
| V <sub>OH</sub>           | Output HIGH Voltage (Note 4)                                                   | V <sub>CC</sub> – 40   | V <sub>CC</sub> – 10   | V <sub>CC</sub>        | mV    |
| V <sub>OL</sub>           | Output LOW Voltage (Note 4)                                                    | V <sub>CC</sub> – 500  | V <sub>CC</sub> – 400  | V <sub>CC</sub> – 300  | mV    |
| DIFFERE                   | NTIAL INPUT DRIVEN SINGLE-ENDED (Figures 15 and 17)                            | -                      | -                      | -                      | -     |
| V <sub>TH</sub>           | Input Threshold Reference Voltage Range (Note 6)                               | 1050                   |                        | V <sub>CC</sub> – 150  | mV    |
| V <sub>IH</sub>           | Single-ended Input HIGH Voltage                                                | V <sub>th</sub> + 150  |                        | V <sub>CC</sub>        | mV    |
| V <sub>IL</sub>           | Single-ended Input LOW Voltage                                                 | V <sub>EE</sub>        |                        | V <sub>th</sub> – 150  | mV    |
| $V_{BB}$                  | Internally Generated Reference Voltage Supply (Loaded with –100 $\mu\text{A})$ | V <sub>CC</sub> – 1500 | V <sub>CC</sub> – 1400 | V <sub>CC</sub> – 1300 | mV    |
| DIFFERE                   | NTIAL INPUTS DRIVEN DIFFERENTIALLY (Figures 16 and 18)                         |                        |                        |                        |       |
| V <sub>IHD</sub>          | Differential Input HIGH Voltage                                                | 1200                   |                        | V <sub>CC</sub>        | mV    |
| V <sub>ILD</sub>          | Differential Input LOW Voltage                                                 | V <sub>EE</sub>        |                        | V <sub>CC</sub> – 150  | mV    |
| V <sub>CMR</sub>          | Input Common Mode Range (Differential Configuration)                           | 950                    |                        | V <sub>CC</sub> - 75   | mV    |
| V <sub>ID</sub>           | Differential Input Voltage (V <sub>IHD</sub> – V <sub>ILD</sub> )              | 150                    |                        | $V_{CC} - V_{EE}$      | mV    |
| IIH                       | Input HIGH Current (VTD/VTD Open) D<br>D                                       | 0<br>0                 | 100<br>50              | 150<br>100             | μA    |
| I <sub>IL</sub>           | Input LOW Current (VTD/VTD Open) D<br>D                                        | -100<br>-150           | -50<br>-100            | 0<br>0                 | μΑ    |
| R <sub>TIN</sub>          | Internal Input Termination Resistor                                            | 40                     | 50                     | 60                     | Ω     |
| R <sub>TOUT</sub>         | Internal Output Termination Resistor                                           | 40                     | 50                     | 60                     | Ω     |
| R <sub>Temp</sub><br>Coef | Internal I/O Termination Resistor Temperature Coefficient                      |                        | 16                     |                        | mΩ/°C |

Table 4. DC CHARACTERISTICS, CLOCK INPUTS, CML OUTPUTS V<sub>CC</sub> = 2.375 V to 3.8 V, V<sub>EE</sub> = 0 V, T<sub>A</sub> = -40°C to +85°C

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

4. CML outputs require 50  $\Omega$  receiver termination resistors to V<sub>CC</sub> for proper operation. See Figure 14.

Input and output parameters vary 1:1 with V<sub>CC</sub>.
 V<sub>th</sub> is applied to the complementary input when operating in single-ended mode.

7. V<sub>CMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>CMRmax</sub> varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal.

|                                        |                                                                                                                                                                                                                                                                                                     | -40°C      |                          | 25°C                                |            | 85°C                     |                        |            |                          |                       |      |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------|-------------------------------------|------------|--------------------------|------------------------|------------|--------------------------|-----------------------|------|
| Symbol                                 | Characteristic                                                                                                                                                                                                                                                                                      | Min        | Тур                      | Max                                 | Min        | Тур                      | Max                    | Min        | Тур                      | Max                   | Unit |
| V <sub>OUTPP</sub>                     | Output Voltage Amplitude (@V_INPPmin) $f_{in} \leq 3.5~GHz$ (Figures 3 and 4) $f_{in} \leq 4.5~GHz$                                                                                                                                                                                                 | 280<br>150 | 400<br>300               |                                     | 280<br>150 | 400<br>300               |                        | 280<br>150 | 400<br>300               |                       | mV   |
| f <sub>DATA</sub>                      | Maximum Operating Data Rate                                                                                                                                                                                                                                                                         | 3.5        | 5.0                      |                                     | 3.5        | 5.0                      |                        | 3.5        | 5.0                      |                       | Gb/s |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Differential @ 0.5 GHz (Figure 6)                                                                                                                                                                                                                                       | 175        | 215                      | 265                                 | 175        | 220                      | 265                    | 175        | 225                      | 265                   | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Note 9)<br>Device-to-Device Skew (Note 13)                                                                                                                                                                                                                                         |            | 2.0<br>6.0               | 10<br>90                            |            | 2.0<br>6.0               | 10<br>90               |            | 2.0<br>6.0               | 10<br>90              | ps   |
| <sup>t</sup> JITTER                    | $\begin{array}{ll} \text{RMS Random Clock Jitter (Note 11)} & f_{\text{in}} \leq 4.5 \text{ GHz} \\ \text{Peak-to-Peak Data Dependent Jitter} \\ \text{(Note 12)} & f_{\text{DATA}} = 2.5 \text{ Gb/s} \\ & f_{\text{DATA}} = 3.5 \text{ Gb/s} \\ & f_{\text{DATA}} = 5.0 \text{ Gb/s} \end{array}$ |            | 0.2<br>1.5<br>2.0<br>9.0 | 0.7<br>10<br>12<br>25               |            | 0.2<br>1.5<br>2.0<br>9.0 | 0.7<br>10<br>12<br>25  |            | 0.2<br>1.5<br>2.0<br>9.0 | 0.7<br>10<br>12<br>25 | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity<br>(Differential Configuration) (Note 10)                                                                                                                                                                                                                           | 75         |                          | V <sub>CC</sub><br>-V <sub>EE</sub> | 75         |                          | $V_{CC}$<br>- $V_{EE}$ | 75         | $V_{CC}$<br>- $V_{EE}$   |                       | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times @ 0.5 GHz<br>(Figure 5) (20% - 80%)                                                                                                                                                                                                                                          |            | 60                       | 90                                  |            | 60                       | 90                     |            | 60                       | 90                    | ps   |

### Table 5. AC CHARACTERISTICS $V_{CC}$ = 2.375 V to 3.8 V, $V_{EE}$ = 0 V; (Note 8)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit

values are applied individually under normal operating conditions and not valid simultaneously.
8. Measured by forcing V<sub>INPP</sub>(MIN) from a 50% duty cycle clock source. All loading with an external R<sub>L</sub> = 50 Ω to V<sub>CC</sub>. Input edge rates 40 ps (20% – 80%). See Figure 12 and 14.

9. Duty cycle skew is measured between differential outputs using the deviations of the sum of Tpw- and Tpw+ @ 0.5 GHz.

10. V<sub>INPP</sub>(MAX) cannot exceed V<sub>CC</sub> – V<sub>EE</sub>. Input voltage swing is a single–ended measurement operating in differential mode. See Figure 11. 11. Additive RMS jitter with 50% duty cycle input clock signal.

12. Additive peak-to-peak data dependent jitter with NRZ input data signal, PRBS 2<sup>23</sup>-1 and K28.7 pattern. See Figures 7, 8, 9, 10, 11 and 12. 13. Device-to-device skew is measured between outputs under identical transition @ 0.5 GHz.

### **TYPICAL OPERATING CHARACTERISTICS**



VOLTAGE (50 mV/div)





Figure 7. Typical Output Waveform at 2.488 Gb/s with PRBS  $2^{23}$ –1 (V<sub>INPP</sub> = 75 mV; Input Signal DDJ = 12 ps)



TIME (72 ps/div) Figure 9. Typical Output Waveform at 2.488 Gb/s with PRBS  $2^{23}$ –1 (V<sub>INPP</sub> = 400 mV; Input Signal DDJ = 12 ps)



TIME (60 ps/div)

Figure 8. Typical Output Waveform at 3.2 Gb/s with PRBS  $2^{23}$ -1 (V<sub>INPP</sub> = 75 mV; Input Signal DDJ = 12 ps)











VOLTAGE (64 mV/div)



with PRBS 223–1 (VINPP = 400 mV; Input Signal DDJ = 13 ps)















Figure 16. Differential Inputs Driven Differentially



NOTE:  $V_{EE} \leq V_{IN} \leq V_{CC}; V_{IH} > V_{IL}$ 



Figure 19. CML Output Structure

### Table 6. INTERFACING OPTIONS

| INTERFACING OPTIONS | CONNECTIONS                                                                                                                                                                                                                         |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CML                 | Connect $V_{TD}$ and $\overline{V_{TD}}$ to $V_{CC}$                                                                                                                                                                                |
| LVDS                | Connect $V_{TD}$ and $\overline{V_{TD}}$ Together                                                                                                                                                                                   |
| AC-COUPLED          | Bias $V_{TD}$ and $\overline{V_{TD}}$ Inputs within Common Mode Range ( $V_{CMR}$ )                                                                                                                                                 |
| RSECL, PECL, NECL   | Standard ECL Termination Techniques                                                                                                                                                                                                 |
| LVTTL, LVCMOS       | An External Voltage ( $V_{THR}$ ) should be applied to the unused complementary differential input. Nominal $V_{THR}$ is 1.5 V for LVTTL and $V_{CC}/2$ for LVCMOS inputs. This voltage must be within the $V_{THR}$ specification. |

### **APPLICATION INFORMATION**

All NB4L16M inputs can accept LVPECL, CML, LVTTL, LVCMOS and LVDS signal levels. The limitations for differential input signal (LVDS, PECL, or CML) are minimum input swing of 75 mV and the maximum input swing of 2500 mV. Within these conditions, the input voltage can range from  $V_{CC}$  to 1.2 V. Examples interfaces are illustrated below in a 50  $\Omega$  environment (Z = 50  $\Omega$ ).









### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NB4L16MMN    | QFN-16              | 123 Units / Rail      |
| NB4L16MMNG   | QFN-16<br>(Pb-Free) | 123 Units / Rail      |
| NB4L16MMNR2  | QFN-16              | 3000 / Tape & Reel    |
| NB4L16MMNR2G | QFN-16<br>(Pb-Free) | 3000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS



- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS. DIMENSION b APPLIES TO PLATED
- TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS. Lmax CONDITION CAN NOT VIOLATE 0.2 MM MINIMUM SPACING BETWEEN LEAD TIP

|     | MILLIMETER |          |  |  |  |
|-----|------------|----------|--|--|--|
| DIM | MIN        | MAX      |  |  |  |
| Α   | 0.80       | 1.00     |  |  |  |
| A1  | 0.00       | 0.05     |  |  |  |
| A3  | 0.20       | 0.20 REF |  |  |  |
| b   | 0.18       | 0.30     |  |  |  |
| D   | 3.00 BSC   |          |  |  |  |
| D2  | 1.65       | 1.85     |  |  |  |
| E   | 3.00       | BSC      |  |  |  |
| E2  | 1.65       | 1.85     |  |  |  |
| е   | 0.50 BSC   |          |  |  |  |
| ĸ   | 0.18       | TYP      |  |  |  |
| L   | 0.30       | 0.50     |  |  |  |
| L1  | 0.00       | 0.15     |  |  |  |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### The products described herein (NB4L16M), may be covered by U.S. patents including 6,362,644. There may be other patents pending.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All or operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

0.05 С NOTE 3

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative