# LIN Transceiver with Voltage Regulator and Reset Pin

#### **General Description**

The NCV7425 is a fully featured local interconnect network (LIN) transceiver designed to interface between a LIN protocol controller and the physical bus.

The NCV7425 LIN device is a member of the in-vehicle networking (IVN) transceiver family of ON Semiconductor that integrates a LIN v2.1 physical transceiver and a low-drop voltage regulator. It is designed to work in harsh automotive environment and is submitted to the TS16949 qualification flow.

The LIN bus is designed to communicate low rate data from control devices such as door locks, mirrors, car seats, and sunroofs at the lowest possible cost. The bus is designed to eliminate as much wiring as possible and is implemented using a single wire in each node. Each node has a slave MCU-state machine that recognizes and translates the instructions specific to that function. The main attraction of the LIN bus is that all the functions are not time critical and usually relate to passenger comfort.

#### **Features**

- LIN-Bus Transceiver
  - LIN compliant to specification revision 2.1 (backward compatible to versions 2.0 and 1.3) and J2602
  - ♦ Bus Voltage ±45 V
  - ◆ Transmission Rate up to 20 kBaud
  - Integrated Slope Control for Improved EMI Compatibility
- Package
  - SOIC-16 Wide Body Green Package with Exposed Pad
- Protection
  - Thermal Shutdown
  - Indefinite Short-Circuit Protection on Pins LIN and WAKE Towards Supply and Ground
  - ◆ Load Dump Protection (45 V)
  - Bus Pins Protected Against Transients in an Automotive Environment
  - $\bullet~$  ESD Protection Level for LIN, INH, WAKE and  $V_{BB}$  up to  $\pm 10~kV$
- Voltage Regulator
  - ◆ Two Device Versions: Output Voltage 3.3 V or 5 V For Loads up to 150 mA



## ON Semiconductor®

http://onsemi.com

MARKING



x = 0 or 5

A = Assembly Location

WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 19 of this data sheet.

- Under-Voltage Detector with a Reset Output to the Supplied Microcontroller
- INH Output for Auxiliary Purposes (switching of an external pull-up or resistive divider towards battery, control of an external voltage regulator etc.)
- Modes
  - Normal Mode: LIN Communication in Either Low (up to 10 kBaud) or Normal Slope
  - ◆ Sleep Mode: V<sub>CC</sub> is Switched "off" and No Communication on LIN Bus
  - ◆ Stand-by Mode: V<sub>CC</sub> is Switched "on" but There is No Communication on LIN Bus
  - Wake-up Bringing the Component From Sleep Mode Into Standby Mode is Possible Either by LIN Command or Digital Input Signal on WAKE Pin Wake-up from LIN Bus can also be Detected and Flagged When the Chip is Already in Standby Mode
- These are Pb-Free Devices

#### **Typical Applications**

Automotive

1

• Industrial Networks

**Table 1. KEY TECHNICAL CHARACTERISTICS** 

| Symbol               | Parameter                                                                                          | Min   | Тур | Max             | Unit |
|----------------------|----------------------------------------------------------------------------------------------------|-------|-----|-----------------|------|
| 3.3 V VERS           | ION                                                                                                | •     | •   | •               | •    |
| $V_{BB}$             | Nominal battery operating voltage                                                                  | 5     | 12  | 28              | V    |
| $V_{BB}$             | Load dump protection (Note 1)                                                                      |       |     | 45              | V    |
| I <sub>BB</sub> _SLP | Supply current in sleep mode                                                                       |       |     | 20              | μΑ   |
| V <sub>CC</sub> OUT  | V <sub>CC_OUT</sub> Regulated V <sub>CC</sub> output in normal mode, V <sub>CC</sub> load 0−100 mA |       | 3.3 | 3.366           | V    |
| (Note 2)             | Regulated V <sub>CC</sub> output in normal mode, 100 mA < V <sub>CC</sub> load < 150 mA            | 3.201 | 3.3 | 3.399           |      |
| I <sub>OUT_LIM</sub> | V <sub>CC</sub> regulator current limitation                                                       | 150   | 225 | 300             | mA   |
| $V_{\text{WAKE}}$    | Operating DC voltage on WAKE pin                                                                   | 0     |     | $V_{BB}$        | V    |
|                      | Maximum rating voltage on WAKE pin                                                                 | -45   |     | 45              |      |
| V <sub>INH</sub>     | Operating DC voltage on INH pin                                                                    | 0     |     | V <sub>BB</sub> | V    |
| T <sub>J_tsd</sub>   | Junction thermal shutdown temperature                                                              | 165   |     | 195             | °C   |
| TJ                   | Operating junction temperature                                                                     | -40   |     | +150            | °C   |
| 5 V VERSIO           | N                                                                                                  | •     | •   | •               | •    |
| V <sub>BB</sub>      | Nominal battery operating voltage                                                                  | 6     | 12  | 28              | V    |
| $V_{BB}$             | Load dump protection (Note 1)                                                                      |       |     | 45              | V    |
| I <sub>BB_SLP</sub>  | Supply current in sleep mode                                                                       |       |     | 20              | μΑ   |
| V <sub>CC</sub> OUT  | Regulated V <sub>CC</sub> output in normal mode, V <sub>CC</sub> load 0-100 mA                     | 4.90  | 5   | 5.10            | V    |
| (Note 2)             | Regulated V <sub>CC</sub> output in normal mode, 100 mA < V <sub>CC</sub> load < 150 mA            | 4.85  | 5   | 5.15            | V    |
| I <sub>OUT_LIM</sub> | V <sub>CC</sub> regulator current limitation                                                       | 150   | 225 | 300             | mA   |
| $V_{WAKE}$           | Operating DC voltage on WAKE pin                                                                   | 0     |     | $V_{BB}$        | V    |
|                      | Maximum rating voltage on WAKE pin                                                                 | -45   |     | 45              |      |
| V <sub>INH</sub>     | Operating DC voltage on INH pin                                                                    | 0     |     | V <sub>BB</sub> | V    |
| T <sub>J_TSD</sub>   | Junction thermal shutdown temperature                                                              | 165   |     | 195             | °C   |
| TJ                   | Operating junction temperature                                                                     | -40   |     | +150            | °C   |

<sup>1.</sup> The applied transients shall be in accordance with ISO 7637 part 1, test pulse 5. The device complies with functional class C;. The LIN communication itself complies with functional class B. On regulator class A can be reached depending on the application and external components

# **Table 2. THERMAL CHARACTERISTICS**

| Symbol                  | Parameter                                                                      | Conditions | Value | Unit |
|-------------------------|--------------------------------------------------------------------------------|------------|-------|------|
| R <sub>th(vj-a)_1</sub> | Thermal resistance junction-to-ambient on JEDEC 1S0P PCB                       | Free Air   | 138   | K/W  |
| R <sub>th(vj-a)_2</sub> | Thermal resistance junction-to-ambient on JEDEC 1S0P + 300 mm <sup>2</sup> PCB | Free Air   | 94    | K/W  |
| R <sub>th(vj-a)_3</sub> | Thermal resistance junction-to-ambient on JEDEC 2S2P PCB                       | Free Air   | 70    | K/W  |
| R <sub>th(vj-a)_4</sub> | Thermal resistance junction-to-ambient on JEDEC 2S2P + 300 mm <sup>2</sup> PCB | Free Air   | 49    | K/W  |

<sup>2.</sup>  $V_{CC}$  voltage must be properly stabilized by external capacitors: capacitor of min. 80 nF with ESR < 10 m $\Omega$  in parallel with a capacitor of min. 8  $\mu$ F, ESR < 1  $\Omega$ .



Figure 1. Block Diagram

#### **TYPICAL APPLICATION**

#### **Application Information**

The EMC immunity of the Master-mode device can be further enhanced by adding a capacitor between the LIN output and ground. The optimum value of this capacitor is determined by the length and capacitance of the LIN bus, the number and capacitance of Slave devices, the pull-up resistance of all devices (Master and Slave), and the required time constant of the system, respectively.

 $V_{CC}$  voltage must be properly stabilized by external capacitors: capacitor of min. 80 nF (ESR < 10 m $\Omega$ ) in parallel with a capacitor of min. 8  $\mu F$  (ESR < 1  $\Omega$ ).

The  $10\,\mu\text{F}$  capacitor on the battery is optional and serves as reservoir capacitor to deal with battery supply micro-cuts.



Figure 2. Application Diagram



Figure 3. Pin Assignment

**Table 3. PIN FUNCTION DESCRIPTION** 

| Pin Number | Pin Name        | Description                                                                                         |
|------------|-----------------|-----------------------------------------------------------------------------------------------------|
| 1          | $V_{BB}$        | Battery supply input                                                                                |
| 2          | LIN             | LIN bus output/input                                                                                |
| 3          | GND             | Ground                                                                                              |
| 4          | GND             | Ground                                                                                              |
| 5          | WAKE            | High voltage digital input pin to switch the part from sleep- to standby mode                       |
| 6          | INH             | Inhibit output                                                                                      |
| 7          | OTP_SUP         | Supply for programming of trimming bits at factory testing, needs to be grounded in the application |
| 8          | n.c.            | not connected                                                                                       |
| 9          | n.c.            | not connected                                                                                       |
| 10         | TEST            | Digital input for factory testing, needs to be grounded in the application                          |
| 11         | EN              | Enable input for mode control                                                                       |
| 12         | STB             | Standby mode control input                                                                          |
| 13         | RSTN            | Reset output; open-drain output with an on-chip pull-up resistor                                    |
| 14         | TxD             | Transmit data input, low in dominant state                                                          |
| 15         | RxD             | Receive data output; low in dominant state; push-pull output                                        |
| 16         | V <sub>CC</sub> | Voltage regulator output                                                                            |

# **FUNCTIONAL DESCRIPTION**

#### **Overall Functional Description**

LIN is a serial communication protocol that efficiently supports the control of mechatronic nodes in distributed automotive applications. The domain is class—A multiplex buses with a single master node and a set of slave nodes.

NCV7425 is designed as a master or slave node for the LIN communication interface with an integrated 3.3 V or 5 V voltage regulator having a current capability up to 150 mA for supplying any external components (microcontroller, CAN node, etc.).

NCV7425 contains the LIN transmitter, LIN receiver, voltage regulator, power-on-reset (POR) circuits and thermal shutdown (TSD). The LIN transmitter is optimized for the maximum specified transmission speed of 20 kBaud

with EMC performance due to reduced slew rate of the LIN output.

The junction temperature is monitored via a thermal shutdown circuit that switches the LIN transmitter and voltage regulator off when temperature exceeds the TSD trigger level.

NCV7425 has four operating states (normal mode, low slope mode, stand-by mode, and sleep mode) that are determined by the input signals EN, WAKE, STB, and TxD.

#### **Operating States**

NCV7425 provides four operating states, two modes for normal operation with communication, one stand-by without communication and one low power mode with very low current consumption – see Figure 4 and Table 4.

**Table 4. MODE SELECTION** 

| Mode                           | v <sub>cc</sub> | RxD                                                  | INH                                                                  | LIN<br>Transceiver | 30 kΩ on LIN | RSTN                                                      |
|--------------------------------|-----------------|------------------------------------------------------|----------------------------------------------------------------------|--------------------|--------------|-----------------------------------------------------------|
| Normal –<br>Slope (Note 3)     | ON              | Low = Dominant State<br>High = Recessive State       | High if STB = High<br>during state transition;<br>Floating otherwise | Normal Slope       | ON           | High                                                      |
| Normal – Low<br>Slope (Note 4) | ON              | Low = Dominant State<br>High = Recessive State       | High if STB = High<br>during state transition;<br>Floating otherwise | Low Slope          | ON           | High                                                      |
| Stand-by<br>(Note 5)           | ON              | Low after LIN<br>wake-up, high<br>otherwise (Note 6) | Floating                                                             | OFF                | OFF          | Controlled by V <sub>CC</sub><br>under-voltage<br>monitor |
| Sleep                          | OFF             | Clamped to V <sub>CC</sub> (Note 6)                  | Floating                                                             | OFF                | OFF          | Low                                                       |

- 3. The normal slope mode is entered when pin EN goes HIGH while TxD is in HIGH state during EN transition.
- 4. The low slope mode is entered when pin EN goes HIGH while TxD is in LOW state during EN transition. LIN transmitter gets on only after TxD returns to high after the state transition.
- 5. The stand-by mode is entered automatically after power-up.
- 6. In Stand-by and Sleep mode, the High state is achieved by internal pull-up resistor to V<sub>CC</sub>.



Figure 4. State Diagram

#### **Normal Slope Mode**

In normal slope mode the transceiver can transmit and receive data via LIN bus with speed up to 20 kBaud. The transmit data stream of the LIN protocol is present on the TxD pin and converted by the transmitter into a LIN bus signal with controlled slew rate to minimize EMC emission. The receiver consists of the comparator that has a threshold with hysteresis in respect to the supply voltage and an input filter to remove bus noise. The LIN output is pulled HIGH via an internal 30 k $\Omega$  pull-up resistor. For master applications it is needed to put an external 1 k $\Omega$  resistor with a serial diode between LIN and  $V_{BB}$  (or INH) – see Figure 2.

The mode selection is done by EN=HIGH when TxD pin is HIGH. If STB pin is high during the standby-to-normal slope mode transition, INH pin is pulled high. Otherwise, it stays floating.

#### Low Slope Mode

In low slope mode the slew rate of the signal on the LIN bus is reduced (rising and falling edges of the LIN bus signal are longer). This further reduces the EMC emission. As a consequence the maximum speed on the LIN bus is reduced up to 10 kBaud. This mode is suited for applications where the communication speed is not critical. The mode selection

is done by EN=HIGH when TxD pin is LOW. In order not to transmit immediately a dominant state on the bus (because TxD = LOW), the LIN transmitter is enabled only after TxD returns to HIGH. If STB pin is high during the standby-to-low slope mode transition, INH pin is pulled high. Otherwise, it stays floating.

# Stand-by Mode

The stand-by mode is always entered after power-up of the NCV7425. It can also be entered from normal mode when the EN pin is low and the stand-by pin is high. From sleep mode it can be entered after a local wake-up or LIN wakeup. In stand-by mode the  $V_{CC}$  voltage regulator for supplying external components (e.g. a microcontroller) stays active. Also the LIN receiver stays active to be able to detect a remote wake-up via bus. The LIN transmitter is disabled and the slave internal termination resistor of 30  $k\Omega$  between LIN and  $V_{BB}$  is disconnected in order to minimize current consumption. Only a pull-up current source between  $V_{BB}$  and LIN is active.

#### Sleep Mode

The Sleep Mode provides extremely low current consumption. This mode is entered when both EN and STB pins are LOW coming from normal mode. The internal termination resistor of 30 k $\Omega$  between LIN and  $V_{BB}$  is disconnected and also the  $V_{CC}$  regulator is switched off to minimize current consumption.

#### Wake-up

NCV7425 has two possibilities to wake-up from sleep or stand-by mode (see Figure 4):

Local wake-up: enables the transition from sleep mode to stand-by mode

Remote wake-up via LIN: enables the transition from sleep- to stand-by mode and can be also detected when already in standby mode.

A local wake-up is **only** detected in sleep mode if a transition from LOW to HIGH or from HIGH to LOW is seen on the wake pin.



A remote wake-up is **only** detected if a combination of (1) a falling edge at the LIN pin (transition from recessive to dominant) is followed by (2) a dominant level maintained

for a time period  $> t_{WAKE}$  and (3) again a rising edge at pin LIN (transition from dominant to recessive) happens.



Figure 6. Remote Wake-Up Behavior

The wake-up source is distinguished by pin RxD in the stand-by mode:

RxD remains HIGH after power-up or local wake-up. RxD is kept LOW until normal mode is entered after a remote wake-up (LIN)

## V<sub>CC</sub> Under-voltage Detection and RSTN Pin

In standby, normal and low–slope modes, the  $V_{CC}$  regulator is monitored. Whenever the regulator output falls below  $V_{CC\_UV\_THR}$  level (typically 90% of the nominal voltage) for longer than  $V_{CC\_UV\_deb}$  (typically 5  $\mu$ s), an

under-voltage is detected. Output pin RSTN is pulled to Low level to indicate the under-voltage condition to the external load (a microcontroller). At the same time, the device enters automatically the standby mode. As soon as the regulator output returns above the under-voltage level, the RSTN Low level is extended by typically 6ms and only then released to High level in order to ensure microcontroller initialization under correct supply conditions.

In the sleep mode, RSTN pin is kept Low regardless the  $V_{CC}$  level – it means that RSTN becomes Low immediately at sleep mode entry even if the  $V_{CC}$  capacitor is still charged.

In all situations where RSTN pin is kept Low, the digital inputs to NCV7425 are discarded by the internal control logic and have no effect on its behavior.

The RSTN pin function is illustrated in Figure 7.



Figure 7. RSTN Pin Behavior

#### **ELECTRICAL CHARACTERISTICS**

#### **Definitions**

All voltages are referenced to GND. Positive currents flow into the IC.

Table 5. ABSOLUTE MAXIMUM RATINGS - 3.3 V and 5 V VERSIONS

| Symbol              | Parameter                                                                                                  | Min. | Max.                  | Unit |
|---------------------|------------------------------------------------------------------------------------------------------------|------|-----------------------|------|
| $V_{BB}$            | Battery voltage on pin V <sub>BB</sub> (Note 7)                                                            | -0.3 | +45                   | V    |
| V <sub>CC</sub>     | DC voltage on pin V <sub>CC</sub>                                                                          | 0    | +6                    | V    |
| l <sub>VCC</sub>    | Current delivered by the V <sub>CC</sub> regulator                                                         | 150  |                       | mA   |
| $V_{LIN}$           | LIN bus voltage (Note 8)                                                                                   | -45  | +45                   | V    |
| V <sub>INH</sub>    | DC voltage on inhibit pin                                                                                  | -0.3 | V <sub>BB</sub> + 0.3 | V    |
| V <sub>WAKE</sub>   | Voltage on WAKE pin                                                                                        | -45  | 45                    | V    |
| V <sub>Dig_IO</sub> | DC voltage on pins TxD, RxD, EN, STB, RSTN                                                                 | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| TJ                  | Maximum junction temperature                                                                               | -40  | +165                  | °C   |
|                     | Electrostatic discharge voltage (INH, WAKE and V <sub>BB</sub> ) system<br>Human Body Model (HBM) (Note 9) | -10  | +10                   | kV   |
|                     | Electrostatic discharge voltage (LIN pin, no external capacitor) HBM (Note 9)                              | -10  | +10                   | 1    |
| $V_{\sf esd}$       | Electrostatic discharge voltage (LIN pin, 220 pF) System HBM (Note 9)                                      | -15  | +15                   | 1    |
|                     | Electrostatic discharge voltage (pins LIN, INH, WAKE and V <sub>BB</sub> ) HBM (Note 10)                   |      | +8                    | 1    |
|                     | Electrostatic discharge voltage (other pins) HBM (Note 10)                                                 | -4   | +4                    |      |
|                     | Electrostatic discharge voltage; charge device model (Note 11)                                             | -250 | +250                  | V    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 7. The applied transients shall be in accordance with ISO 7637 part 1, test pulses 1, 2, 3a, 3b, and 5. The device complies with functional class C; class A can be reached depending on the application and external components.
- 8. The applied transients shall be in accordance with ISO 7637 part 1, test pulses 1, 2, 3a, and 3b. The device complies with functional class C; class A can be reached depending on the application and external components.
- 9. Equivalent to discharging a 150 pF capacitor through a 330 Ω resistor conform to IEC Standard 61000–4–2. The specified values are verified by external test house.
- 10. Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor conform to MIL STD 883 method 3015.7.
- 11. Conform to EOS/ESD-DS5.3 (socket mode).

#### Table 6. DC CHARACTERISTICS - 3.3 V VERSION

 $V_{BB} = 5 \text{ V}$  to 28 V;  $T_{J} = -40^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol              | Parameter                                              | Conditions                                                           | Min   | Тур  | Max   | Unit |
|---------------------|--------------------------------------------------------|----------------------------------------------------------------------|-------|------|-------|------|
| DC CHARACTERIST     | TICS SUPPLY - PINS V <sub>BB</sub> AND V <sub>CC</sub> |                                                                      |       |      |       |      |
| I <sub>BB</sub> ON  | Supply current                                         | Normal mode; LIN recessive                                           |       | 1.6  | mA    |      |
| I <sub>BB_STB</sub> | Supply current                                         | Stand-by mode, V <sub>BB</sub> = 5 -<br>18 V, T <sub>J</sub> < 105°C |       |      | 60    | μΑ   |
| I <sub>BB_SLP</sub> | Supply current                                         | Sleep mode, V <sub>BB</sub> = 5 –<br>18 V, T <sub>J</sub> < 105°C    |       |      | 20    | μΑ   |
| DC CHARACTERIST     | TICS – VOLTAGE REGULATOR                               |                                                                      |       |      |       |      |
| V <sub>CC_OUT</sub> | Regulator output voltage                               | V <sub>CC</sub> load 0 – 100 mA                                      | 3.234 | 3.30 | 3.366 | V    |
|                     |                                                        | 100 mA < V <sub>CC</sub> load < 150 mA                               | 3.201 | 3.30 | 3.399 |      |

<sup>12.</sup> Measured at output voltage  $V_{CC\_OUT} = (V_{CC\_OUT} @ V_{BB} = 5 V) - 2\%$ . 13. The voltage drop in Normal mode between LIN and  $V_{BB}$  pin is the sum of the diode drop and the drop at serial pull up resistor. The drop at the switch is negligible. See Figure 2.

<sup>14.</sup> Guaranteed by design. Not tested

#### Table 6. DC CHARACTERISTICS - 3.3 V VERSION

 $V_{BB}$  = 5 V to 28 V;  $T_{J}$  = -40°C to +150°C; unless otherwise specified.

| Symbol                     | Parameter                                                | Conditions                                                                       | Min   | Тур  | Max   | Unit            |
|----------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------|-------|------|-------|-----------------|
| C CHARACTERIS              | TICS – VOLTAGE REGULATOR                                 |                                                                                  |       |      |       |                 |
| I <sub>OUT_LIM</sub>       | Over-current limitation                                  |                                                                                  | 150   | 225  | 300   | mA              |
| V <sub>CC_UV_THR</sub>     | Under-voltage detection threshold                        |                                                                                  | 2.80  | 2.97 | 3.13  | V               |
| ΔV <sub>CC_OUT</sub>       | Line Regulation                                          | $V_{BB}$ 5 – 28 V, $I_{out}$ = 5 mA $T_{J}$ = 25°C                               |       | 0.41 |       | mV              |
|                            | Load Regulation                                          | I <sub>out</sub> 1–100 mA,<br>V <sub>BB</sub> = 14 V, T <sub>J</sub> = 25°C      |       | 25   |       |                 |
| V <sub>do</sub>            | Dropout Voltage (V <sub>BB</sub> – V <sub>CC_OUT</sub> ) | I <sub>out</sub> = 10 mA, T <sub>J</sub> = 25°C                                  |       | 22   |       | mV              |
|                            | (Note 12) Figure 12                                      | I <sub>out</sub> = 50 mA, T <sub>J</sub> = 25°C                                  |       | 108  |       |                 |
|                            |                                                          | I <sub>out</sub> = 100 mA, T <sub>J</sub> = 25°C                                 |       | 216  |       |                 |
| C CHARACTERIS              | TICS – LIN TRANSMITTER                                   |                                                                                  |       |      |       |                 |
| V <sub>LIN_dom_LoSup</sub> | LIN dominant output voltage                              | $TxD = low; V_{BB} = 7.3 V$                                                      |       |      | 1.2   | V               |
| V <sub>LIN_dom_HiSup</sub> | LIN dominant output voltage                              | TxD = low; V <sub>BB</sub> = 18 V                                                |       |      | 2.0   | V               |
| $V_{\text{ser\_diode}}$    | LIN Voltage drop at serial diode<br>(Note 13)            | TxD = high; I <sub>LIN</sub> = 10 μA                                             | 0.3   |      | 1     | V               |
| I <sub>LIN_lim</sub>       | Short circuit current limitation                         | $V_{LIN} = V_{BB(max)}$                                                          | 40    |      | 200   | mA              |
| R <sub>slave</sub>         | Internal pull-up resistance                              |                                                                                  | 20    | 33   | 47    | kΩ              |
| C <sub>LIN</sub>           | Capacitance on pin LIN (Note 14)                         |                                                                                  |       | 25   | 35    | pF              |
| I <sub>LIN_off_dom</sub>   | LIN output current bus in dominant state                 | Driver off; V <sub>BB</sub> = 12 V                                               | -1    |      |       | mA              |
| I <sub>LIN_off_rec</sub>   | LIN output current bus in recessive state                | Driver off; V <sub>BB</sub> < 18 V,<br>V <sub>BB</sub> < V <sub>LIN</sub> < 18 V |       |      | 1     | μΑ              |
| I <sub>LIN_no_GND</sub>    | Communication not affected                               | V <sub>BB</sub> = GND = 12 V;<br>0 < V <sub>LIN</sub> < 18 V                     | -1    |      | 1     | mA              |
| I <sub>LIN_no_</sub> VBB   | LIN bus remains operational                              | V <sub>BB</sub> = GND = 0 V;<br>0 < V <sub>LIN</sub> < 18 V                      |       |      | 5     | μΑ              |
| C CHARACTERIS              | TICS - LIN RECEIVER                                      |                                                                                  | •     | •    | •     |                 |
| V <sub>BUS_dom</sub>       | bus voltage for dominant state                           |                                                                                  |       |      | 0.4   | $V_{BB}$        |
| V <sub>BUS_rec</sub>       | bus voltage for recessive state                          |                                                                                  | 0.6   |      |       | V <sub>BB</sub> |
| V <sub>rec_dom</sub>       | Receiver threshold                                       | LIN bus recessive → dominant                                                     | 0.4   |      | 0.6   | V <sub>BB</sub> |
| V <sub>rec_rec</sub>       | Receiver threshold                                       | LIN bus dominant → recessive                                                     | 0.4   |      | 0.6   | V <sub>BB</sub> |
| V <sub>rec_cnt</sub>       | Receiver centre voltage                                  | (V <sub>BUS_dom</sub> + V <sub>BUS_rec</sub> ) / 2                               | 0.475 |      | 0.525 | V <sub>BB</sub> |
| V <sub>rec_hys</sub>       | Receiver hysteresis                                      |                                                                                  | 0.05  |      | 0.175 | $V_{BB}$        |
| C CHARACTERIS              | TICS – DIGITAL I/O PINS                                  |                                                                                  |       |      |       |                 |
| PIN WAKE                   |                                                          |                                                                                  |       |      |       |                 |
| $V_{WAKE\_TH}$             | Threshold voltage                                        |                                                                                  | 0.35  |      | 0.65  | $V_{BB}$        |
| II <sub>eak</sub>          | Input leakage current                                    | V <sub>WAKE</sub> = 0 V; V <sub>BB</sub> = 18 V                                  | -1    | -0.5 | 1     | μΑ              |
| T <sub>WAKE(min)</sub>     | Debounce time                                            | Sleep mode; rising and falling edge                                              | 8     |      | 54    | μs              |
| PINS TxD AND STE           |                                                          |                                                                                  |       |      |       |                 |
| V <sub>il</sub>            | Low level input voltage                                  |                                                                                  |       |      | 0.8   | V               |

<sup>12.</sup> Measured at output voltage V<sub>CC\_OUT</sub> = (V<sub>CC\_OUT</sub> @ V<sub>BB</sub> = 5 V) – 2%.

13. The voltage drop in Normal mode between LIN and V<sub>BB</sub> pin is the sum of the diode drop and the drop at serial pull up resistor. The drop at the switch is negligible. See Figure 2.

14. Guaranteed by design. Not tested

# Table 6. DC CHARACTERISTICS - 3.3 V VERSION

 $V_{BB}$  = 5 V to 28 V;  $T_{J}$  = -40°C to +150°C; unless otherwise specified.

| Symbol               | Parameter                                                         | Conditions                                  | Min                    | Тур      | Max      | Unit |
|----------------------|-------------------------------------------------------------------|---------------------------------------------|------------------------|----------|----------|------|
| DC CHARACTERIS       | STICS – DIGITAL I/O PINS                                          | •                                           | -                      | •        | •        |      |
| PINS TxD AND ST      | В                                                                 |                                             |                        |          |          |      |
| V <sub>ih</sub>      | High level input voltage                                          |                                             | 2.0                    |          |          | V    |
| R <sub>pu</sub>      | Pull-up resistance to V <sub>CC</sub>                             |                                             | 50                     |          | 200      | kΩ   |
| PIN INH              | ·                                                                 |                                             |                        |          |          |      |
| Delta_V <sub>H</sub> | High level voltage drop                                           | I <sub>INH</sub> = 15 mA                    |                        | 0.35     | 0.75     | V    |
| I <sub>leak</sub>    | Leakage current                                                   | Sleep mode; V <sub>INH</sub> = 0 V          | -1                     |          | 1        | μΑ   |
| PIN EN               | •                                                                 |                                             |                        |          |          |      |
| V <sub>il</sub>      | Low level input voltage                                           |                                             |                        |          | 0.8      | V    |
| V <sub>ih</sub>      | High level input voltage                                          |                                             | 2.0                    |          |          | V    |
| R <sub>pd</sub>      | Pull-down resistance to ground                                    |                                             | 50                     |          | 200      | kΩ   |
| PIN RxD              |                                                                   |                                             |                        |          |          |      |
| V <sub>ol</sub>      | Low level output voltage                                          | I <sub>sink</sub> = 2 mA                    |                        |          | 0.65     | V    |
| V <sub>oh</sub>      | High level output voltage<br>(In Normal mode)                     | Normal mode,<br>I <sub>source</sub> = -2 mA | V <sub>CC</sub> - 0.65 |          |          | V    |
| $R_{pu}$             | Pull-up resistance to V <sub>CC</sub> (In Standby and Sleep mode) | Standby mode,<br>Sleep mode                 |                        | 10       |          | kΩ   |
| PIN RSTN             | •                                                                 |                                             | .1                     | <u> </u> | <u> </u> |      |
| V <sub>ol</sub>      | Low level output voltage                                          | I <sub>sink</sub> = 2 mA                    |                        |          | 0.65     | ٧    |
| R <sub>pu</sub>      | Pull-up resistance to V <sub>CC</sub>                             |                                             | 50                     |          | 200      | kΩ   |
| DC CHARACTERI        | STICS                                                             |                                             |                        |          |          |      |
| POWER-ON RES         | ET                                                                |                                             |                        |          |          |      |
| POR <sub>H_VBB</sub> | V <sub>BB</sub> POR high level detection threshold                |                                             |                        |          | 4.5      | V    |
| POR <sub>L_VBB</sub> | V <sub>BB</sub> POR low level detection threshold                 |                                             | 1.7                    |          | 3.8      | V    |
| POR_VBB_sl           | Maximum slope on V <sub>BB</sub> to guarantee POR                 |                                             |                        |          | 2        | V/μs |
| THERMAL SHUTE        | OOWN                                                              | •                                           | -                      | •        | •        | •    |
| $T_{J\_tsd}$         | Junction temperature                                              | For shutdown                                | 165                    |          | 195      | °C   |
| T <sub>J_hyst</sub>  | Thermal shutdown hysteresis                                       |                                             | 9                      |          | 18       | °C   |

<sup>12.</sup> Measured at output voltage V<sub>CC\_OUT</sub> = (V<sub>CC\_OUT</sub> @ V<sub>BB</sub> = 5 V) – 2%.

13. The voltage drop in Normal mode between LIN and V<sub>BB</sub> pin is the sum of the diode drop and the drop at serial pull up resistor. The drop at the switch is negligible. See Figure 2.

14. Guaranteed by design. Not tested

#### Table 7. DC CHARACTERISTICS - 5 V VERSION

 $V_{BB}$  = 6 V to 28 V;  $T_{J}$  = -40°C to +150°C; unless otherwise specified.

| Symbol                     | Parameter                                                                      | Conditions                                                                       | Min   | Тур      | Max   | Unit            |
|----------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|----------|-------|-----------------|
| DC CHARACTERIS             | TICS SUPPLY - PINS V <sub>BB</sub> AND V <sub>CC</sub>                         |                                                                                  | •     |          | •     |                 |
| I <sub>BB_ON</sub>         | Supply current                                                                 | Normal mode; LIN recessive                                                       |       |          | 1.6   | mA              |
| I <sub>BB_STB</sub>        | Supply current                                                                 | Stand-by mode, V <sub>BB</sub> = 6 - 18 V,<br>T <sub>J</sub> < 105°C             |       | 60       | μΑ    |                 |
| I <sub>BB_SLP</sub>        | Supply current                                                                 | Sleep mode, $V_{BB} = 6 - 18V$ , $T_J < 105^{\circ}C$                            |       |          | 20    | μΑ              |
| DC CHARACTERIS             | TICS – VOLTAGE REGULATOR                                                       |                                                                                  |       | •        | •     |                 |
| V <sub>CC_OUT</sub>        | Regulator output voltage                                                       | V <sub>CC</sub> load 0 – 100 mA                                                  | 4.9   | 5        | 5.1   | V               |
|                            |                                                                                | 100 mA < V <sub>CC</sub> load < 150 mA                                           | 4.85  | 5        | 5.15  | V               |
| I <sub>OUT_LIM</sub>       | Over-current limitation                                                        |                                                                                  | 150   | 225      | 300   | mA              |
| V <sub>CC_UV_THR</sub>     | Under-voltage detection threshold                                              |                                                                                  | 4.25  | 4.5      | 4.75  | V               |
| ΔV <sub>CC_OUT</sub>       | Line Regulation                                                                | $V_{BB}$ 6 – 28 V, $I_{out}$ = 5 mA $T_{J}$ = 25°C                               |       | 0.41     |       | mV              |
|                            | Load Regulation                                                                | $I_{out}$ 1 – 100 mA, $V_{BB}$ = 14 V, $T_{J}$ = 25°C                            |       | 22       |       | mV              |
| $V_{do}$                   | Dropout Voltage (V <sub>BB</sub> – V <sub>CC OUT</sub> ) (Note 15) (Figure 20) | I <sub>out</sub> = 10 mA, T <sub>J</sub> = 25°C                                  |       | 22       |       | mV              |
|                            |                                                                                | I <sub>out</sub> = 50 mA, T <sub>J</sub> = 25°C                                  |       | 108      |       | mV              |
|                            |                                                                                | I <sub>out</sub> = 100 mA, T <sub>J</sub> = 25°C                                 |       | 216      |       | mV              |
| OC CHARACTERIS             | TICS LIN TRANSMITTER                                                           |                                                                                  |       |          |       |                 |
| V <sub>LIN_dom_LoSup</sub> | LIN dominant output voltage                                                    | TxD = low; V <sub>BB</sub> = 7.3 V                                               |       |          | 1.2   | V               |
| V <sub>LIN_dom_HiSup</sub> | LIN dominant output voltage                                                    | TxD = low; V <sub>BB</sub> = 18 V                                                |       |          | 2.0   | V               |
| $V_{ser\_diode}$           | LIN Voltage drop at serial diode (Note 16)                                     | TxD = high; I <sub>LIN</sub> = 10 μA                                             | 0.3   |          | 1     | V               |
| I <sub>LIN_lim</sub>       | Short circuit current limitation                                               | $V_{LIN} = V_{BB(max)}$                                                          | 40    |          | 200   | mA              |
| R <sub>slave</sub>         | Internal pull-up resistance                                                    |                                                                                  | 20    | 33       | 47    | kΩ              |
| C <sub>LIN</sub>           | Capacitance on pin LIN (Note 17)                                               |                                                                                  |       | 25       | 35    | pF              |
| I <sub>LIN_off_dom</sub>   | LIN output current bus in dominant state                                       | Driver off; V <sub>BB</sub> = 12 V                                               | -1    |          |       | mA              |
| I <sub>LIN_off_rec</sub>   | LIN output current bus in recessive state                                      | Driver off; V <sub>BB</sub> < 18 V,<br>V <sub>BB</sub> < V <sub>LIN</sub> < 18 V |       |          | 1     | μΑ              |
| I <sub>LIN_no_GND</sub>    | Communication not affected                                                     | V <sub>BB</sub> = GND = 12 V;<br>0 < V <sub>LIN</sub> < 18 V                     | -1    |          | 1     | mA              |
| I <sub>LIN_no_</sub> VBB   | LIN bus remains operational                                                    | V <sub>BB</sub> = GND = 0 V;<br>0 < V <sub>LIN</sub> < 18 V                      |       |          | 5     | μΑ              |
| OC CHARACTERIS             | TICS LIN RECEIVER                                                              |                                                                                  | -     | <u>-</u> | -     | -               |
| V <sub>BUS_dom</sub>       | bus voltage for dominant state                                                 |                                                                                  |       |          | 0.4   | V <sub>BB</sub> |
| V <sub>BUS_rec</sub>       | bus voltage for recessive state                                                |                                                                                  | 0.6   |          |       | V <sub>BB</sub> |
| V <sub>rec_dom</sub>       | Receiver threshold                                                             | LIN bus recessive → dominant                                                     | 0.4   |          | 0.6   | V <sub>BB</sub> |
| V <sub>rec_rec</sub>       | Receiver threshold                                                             | LIN bus dominant → recessive                                                     | 0.4   |          | 0.6   | V <sub>BB</sub> |
| V <sub>rec_cnt</sub>       | Receiver center voltage                                                        | (V <sub>BUS_dom</sub> + V <sub>BUS_rec</sub> ) / 2                               | 0.475 |          | 0.525 | V <sub>BB</sub> |
| V <sub>rec_hys</sub>       | Receiver hysteresis                                                            |                                                                                  | 0.05  |          | 0.175 | $V_{BB}$        |

<sup>15.</sup> Measured at output voltage V<sub>CC\_OUT</sub> = (V<sub>CC\_OUT</sub> @ V<sub>BB</sub> = 6 V) - 2%.
16. The voltage drop in Normal mode between LIN and V<sub>BB</sub> pin is the sum of the diode drop and the drop at serial pull up resistor. The drop at the switch is negligible. See Figure 2.

<sup>17.</sup> Guaranteed by design. Not tested

# Table 7. DC CHARACTERISTICS - 5 V VERSION

 $V_{BB}$  = 6 V to 28 V;  $T_{J}$  = -40°C to +150°C; unless otherwise specified.

| Symbol                 | Parameter                                                         | Conditions                                      |                        | Тур  | Max  | Unit     |
|------------------------|-------------------------------------------------------------------|-------------------------------------------------|------------------------|------|------|----------|
| DC CHARACTERIST        | ICS – DIGITAL I/O PINS                                            |                                                 |                        |      |      |          |
| PIN WAKE               |                                                                   |                                                 |                        |      |      |          |
| V <sub>WAKE_TH</sub>   | Threshold voltage                                                 | 0.35                                            |                        |      | 0.65 | $V_{BB}$ |
| l <sub>leak</sub>      | Input leakage current                                             | V <sub>WAKE</sub> = 0 V; V <sub>BB</sub> = 18 V | -1                     | -0.5 | 1    | μΑ       |
| T <sub>WAKE_MIN</sub>  | Debounce time                                                     | Sleep mode; rising and falling edge             | 8                      |      | 54   | μs       |
| PINS TxD AND STB       |                                                                   |                                                 | •                      | •    | -    |          |
| V <sub>il</sub>        | Low level input voltage                                           |                                                 |                        |      | 0.8  | V        |
| V <sub>ih</sub>        | High level input voltage                                          |                                                 | 2.0                    |      |      | V        |
| R <sub>pu</sub>        | Pull-up resistance to V <sub>CC</sub>                             |                                                 | 50                     |      | 200  | kΩ       |
| PIN INH                |                                                                   |                                                 | •                      | •    | -    |          |
| Delta_VH               | High level voltage drop                                           | I <sub>INH</sub> = 15 mA                        |                        | 0.35 | 0.75 | V        |
| I_leak                 | Leakage current                                                   | Sleep mode; V <sub>INH</sub> = 0 V              | -1                     |      | 1    | μΑ       |
| PIN EN                 |                                                                   |                                                 | •                      | •    |      |          |
| V <sub>il</sub>        | Low level input voltage                                           |                                                 |                        |      | 0.8  | V        |
| V <sub>ih</sub>        | High level input voltage                                          | 2.0                                             |                        |      |      | V        |
| R <sub>pd</sub>        | Pull-down resistance to ground                                    |                                                 | 50                     |      | 200  | kΩ       |
| PIN RxD                |                                                                   |                                                 | •                      | •    |      |          |
| V <sub>ol</sub>        | Low level output voltage                                          | I <sub>sink</sub> = 2 mA                        |                        |      | 0.65 | V        |
| $V_{oh}$               | High level output voltage<br>(In Normal mode)                     | Normal mode, I <sub>source</sub> = -2 mA        | V <sub>CC</sub> - 0.65 |      |      | V        |
| $R_{pu}$               | Pull-up resistance to V <sub>CC</sub> (In Standby and Sleep mode) | Standby mode, Sleep mode                        |                        | 10   |      | kΩ       |
| PIN RSTN               |                                                                   |                                                 | •                      | •    |      |          |
| V <sub>ol</sub>        | Low level output voltage                                          | I <sub>sink</sub> = 2 mA                        |                        |      | 0.65 | V        |
| R <sub>pu</sub>        | Pull-up resistance to V <sub>CC</sub>                             |                                                 | 50                     |      | 200  | kΩ       |
| DC CHARACTERIST        | ics                                                               |                                                 |                        |      |      | -        |
| POWER-ON RESET         |                                                                   |                                                 |                        |      |      |          |
| POR <sub>H_VBB</sub>   | V <sub>BB</sub> POR high level detection threshold                |                                                 |                        |      | 4.5  | V        |
| POR <sub>L_VBB</sub>   | V <sub>BB</sub> POR low level detection threshold                 |                                                 | 1.7                    |      | 3.8  | ٧        |
| POR_ <sub>VBB_sl</sub> | Maximum slope on V <sub>BB</sub> to guarantee POR                 |                                                 |                        |      | 2    | V/μs     |
| THERMAL SHUTDO         | WN                                                                |                                                 |                        |      |      |          |
| T <sub>J_tsd</sub>     | Junction temperature                                              | For shutdown                                    | 165                    |      | 195  | °C       |
| T <sub>J_hyst</sub>    | Thermal shutdown hysteresis                                       |                                                 | 9                      | İ    | 18   | °C       |

<sup>15.</sup> Measured at output voltage V<sub>CC\_OUT</sub> = (V<sub>CC\_OUT</sub> @ V<sub>BB</sub> = 6 V) – 2%.

16. The voltage drop in Normal mode between LIN and V<sub>BB</sub> pin is the sum of the diode drop and the drop at serial pull up resistor. The drop at the switch is negligible. See Figure 2.

17. Guaranteed by design. Not tested

# Table 8. AC CHARACTERISTICS - 3.3 V AND 5 V VERSIONS

 $V_{BB}$  = 7 V to 18 V;  $T_{J}$  = -40°C to +150°C; unless otherwise specified.

| Symbol                     | Parameter                                                                        | Conditions                                                                                                                                                             | Min   | Тур   | Max   | Unit |
|----------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| C CHARACTERIS              | TICS LIN TRANSMITTER                                                             |                                                                                                                                                                        |       |       |       |      |
| D1                         | Duty Cycle 1 = t <sub>BUS_rec(min)</sub> / (2 x T <sub>Bit</sub> ) see Figure 24 | normal slope mode $TH_{rec(max)} = 0.744 \text{ x V}_{BB}$ $TH_{dom(max)} = 0.581 \text{ x V}_{BB}$ $T_{Bit} = 50 \mu\text{s}$ $V_{BB} = 7 \text{ V to } 18 \text{ V}$ | 0.396 |       | 0.5   |      |
| D2                         | Duty Cycle 2 = $t_{BUS\_rec(max)}$ / (2 x $T_{Bit}$ ) see Figure 24              | normal slope mode $TH_{rec(min)} = 0.422 \times V_{BB} \\ TH_{dom(min)} = 0.284 \times V_{BB} \\ TB_{it} = 50 \ \mu s \\ V_{BB} = 7.6 \ V \ to \ 18 \ V \\$            |       | 0.581 |       |      |
| D3                         | Duty Cycle 3 = $t_{BUS\_rec(min)}$ / (2 x $T_{bit}$ ) see Figure 24              | normal slope mode $TH_{rec(max)} = 0.778 \times V_{BB}$ $TH_{dom(max)} = 0.616 \times V_{BB}$ $T_{Bit} = 96 \ \mu s$ $V_{BB} = 7 \ V \ to \ 18 \ V$                    | 0.417 |       | 0.5   |      |
| D4                         | Duty Cycle 4 = t <sub>BUS_rec(max)</sub> / (2 x T <sub>bit</sub> ) see Figure 24 | normal slope mode $TH_{rec(min)} = 0.389 \times V_{BB}$ $TH_{dom(min)} = 0.251 \times V_{BB}$ $T_{Bit} = 96 \ \mu s$ $V_{BB} = 7.6 \ V \ to \ 18 \ V$                  | 0.5   |       | 0.590 |      |
| $T_{fall\_norm}$           | LIN falling edge                                                                 | Normal slope mode; V <sub>BB</sub> = 12 V;<br>L1, L2 (Note 18)                                                                                                         |       |       | 22.5  | μs   |
| T <sub>rise_norm</sub>     | LIN rising edge                                                                  | Normal slope mode; V <sub>BB</sub> = 12 V;<br>L1, L2 (Note 18)                                                                                                         |       |       | 22.5  | μs   |
| T <sub>sym_norm</sub>      | LIN slope symmetry                                                               | Normal slope mode; V <sub>BB</sub> = 12 V;<br>L1, L2 (Note 18)                                                                                                         |       |       | 4     | μs   |
| T <sub>fall_norm</sub>     | LIN falling edge                                                                 | Normal slope mode; V <sub>BB</sub> = 12 V;<br>L3 (Note 18)                                                                                                             |       |       | 27    | μs   |
| T <sub>rise_norm</sub>     | LIN rising edge                                                                  | Normal slope mode; V <sub>BB</sub> = 12 V;<br>L3 (Note 18)                                                                                                             |       |       | 27    | μs   |
| T <sub>sym_norm</sub>      | LIN slope symmetry                                                               | Normal slope mode; V <sub>BB</sub> = 12 V;<br>L3 (Note 18)                                                                                                             | -5    |       | 5     | μs   |
| T <sub>fall_low</sub>      | LIN falling edge                                                                 | Low slope mode (Note 19);<br>V <sub>BB</sub> = 12 V; L3 (Note 18)                                                                                                      |       |       | 62    | μs   |
| T <sub>rise_low</sub>      | LIN rising edge                                                                  | Low slope mode (Note 19);<br>V <sub>BB</sub> = 12 V; L3 (Note 18)                                                                                                      |       |       | 62    | μs   |
| T <sub>WAKE</sub>          | Dominant time-out for wake-up via LIN bus                                        |                                                                                                                                                                        | 30    |       | 150   | μs   |
| T <sub>dom</sub>           | TxD dominant time-out                                                            | TxD = low                                                                                                                                                              | 6     |       | 20    | ms   |
| V <sub>CC_UV_deb</sub>     | V <sub>CC</sub> under–voltage detection debounce time                            |                                                                                                                                                                        | 1.5   | 5     | 10    | μs   |
| R <sub>STN_ext</sub>       | Extension time of RSTN Low pulse beyond V <sub>CC</sub> under-voltage            |                                                                                                                                                                        | 3     | 6     | 10    | ms   |
| AC CHARACTERIS             | TICS LIN RECEIVER                                                                |                                                                                                                                                                        | •     |       |       |      |
| T <sub>rec_prop_down</sub> | Propagation delay of receiver falling edge                                       |                                                                                                                                                                        | 0.1   |       | 6     | μs   |
| T <sub>rec_prop_up</sub>   | Propagation delay of receiver rising edge                                        | 0.1                                                                                                                                                                    |       | 6     | μs    |      |
| T <sub>rec_sym</sub>       | Propagation delay symmetry                                                       | T <sub>rec_prop_down</sub> - T <sub>rec_prop_up</sub>                                                                                                                  | -2    |       | 2     | μs   |
| ,                          |                                                                                  |                                                                                                                                                                        | 1     | 1     | 1     |      |

<sup>18.</sup> The AC parameters are specified for following RC loads on the LIN bus: L1 = 1 k $\Omega$  / 1 nF; L2 = 660  $\Omega$  / 6.8 nF; L3 = 500  $\Omega$  / 10 nF. 19. Low slope mode is not compliant to the LIN 1.3 or LIN 2.0/2.1 standard.

#### REGULATOR TYPICAL PERFORMANCE CHARACTERISTICS

(3.3 V Version)

#### **Load Transient Responses**



Figure 8. Load Transient Response (I<sub>CC</sub> 100 μA to 100 mA)



Figure 9. Load Transient Response (I<sub>CC</sub> 1 mA to 100 mA)





Figure 10. Line Transient Response (V<sub>BB</sub> 5 V to 28 V)



Figure 11. Line Transient Response (V<sub>BB</sub> 5 V to 28 V)

#### REGULATOR TYPICAL PERFORMANCE CHARACTERISTICS

(3.3 V Version)

#### **Static Characteristics**



Figure 12. Dropout Voltage vs. Temperature



Figure 14. Ground Current vs. Output Current



Figure 13. Output Voltage vs. Output Current



Figure 15. Output Voltage vs. Temperature

#### REGULATOR TYPICAL PERFORMANCE CHARACTERISTICS

(5 V Version)

# **Load Transient Responses**



Figure 16. Load Transient Response (I<sub>CC</sub> 100 μA to 100 mA)



Time (1 ms/DIV)

Figure 17. Load Transient Response (I<sub>CC</sub> 1 mA to 100 mA)

#### **Line Transient Responses**



Figure 18. Line Transient Response (V<sub>BB</sub> 6 V to 28 V)



Figure 19. Line Transient Response (V<sub>BB</sub> 6 V to 28 V)

#### REGULATOR TYPICAL PERFORMANCE CHARACTERISTICS

(5 V Version)

#### **Static Characteristics**



Figure 20. Dropout Voltage vs. Temperature



Figure 22. Ground Current vs. Output Current



Figure 21. Output Voltage vs. Output Current



Figure 23. Output Voltage vs. Temperature



Figure 24. LIN Transmitter Duty Cycle



Figure 25. LIN Transmitter Rising and Falling Times



#### **ORDERING INFORMATION**

| Device        | Description             | Temperature Range | Package         | Shipping <sup>†</sup> |  |
|---------------|-------------------------|-------------------|-----------------|-----------------------|--|
| NCV7425DW0G   | LIN Transceiver + 3.3 V |                   |                 | 46 Units / Tube       |  |
| NCV7425DW0R2G | Regulator + Reset Pin   | −40°C to 125°C    | SOIC-16, WB, EP | 1500 / Tape & Reel    |  |
| NCV7425DW5G   | LIN Transceiver + 5 V   | -40 C to 125 C    | (Pb-Free)       | 46 Units / Tube       |  |
| NCV7425DW5R2G | Regulator + Reset Pin   |                   |                 | 1500 / Tape & Reel    |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### SOIC-16 LEAD WIDE BODY, EXPOSED PAD **PDW SUFFIX** CASE 751AG **ISSUE A** -U-4444 NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI D Y14 5M 1982 CONTROLLING DIMENSION: MILLIMETER В ⊕ 0.25 (0.010) M WW DIMENSION A AND B DO NOT INCLUDE MOLD R x 45 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER -W-###### DIMENSION D DOES NOT INCLUDE DAMBAR DIMENSION D DUES NOT INCLUDE DAMIBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. G 14 PL PIN 1 I D **DETAIL E** 6. 751R-01 OBSOLETE, NEW STANDARD 751R-02. **TOP SIDE MILLIMETERS** INCHES DIM MIN MAX MIN MAX C Α 10.15 | 10.45 | 0.400 | 0.411 В 7.40 7.60 0.292 0.299 C 2.35 2.65 0.093 0.104 0.10 (0.004) SEATING PLANE 0.49 **D** 16 PL D 0.014 0.35 F 0.50 0.90 0.020 0.035 G 1.27 BSC 0.050 BSC U® 0.25 (0.010) M Τ W® Н 3.45 3.66 0.136 0.144 0.25 0.32 0.010 0.012 **DETAIL E** Н K L 0.00 0.10 | 0.000 | 0.004 0.194 4.72 4.93 0.186 0 ° 0 **SOLDERING FOOTPRINT\*** P 10.05 10.55 0.395 0.415 0.25 0.75 0.010 0.029 EXPOSED PAD 0.350 L Exposed 0.175 Pad 0.050 **BACK SIDE** 0 .188 0.376 0.074 DIMENSIONS: INCHES

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative