# Signetics

#### **Linear Products**

#### DESCRIPTION

The NE5036 is an easy-to-use, low cost, successive-approximation Analog-to-Digital converter, fabricated in Bipolar/ $l^2 L$  technology, and packaged in a convenient 8-pin miniDIP package.

With an external reference voltage, the NE5036 will accept input voltages between 0V and  $V_{REF}$ . Holding the START pin low for at least 8 clock pulses in duration will provide the 6-bit result of the conversion in a serial format.

#### **FEATURES**

- Three-state output buffer for easy microprocessor interfacing
- Fast successive-approximation converter, 23µs

#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |  |  |
|-------------------|-------------------|------------|--|--|
| 8-Pin Cerdip      | 0 to +70°C        | NE5036FE   |  |  |
| 8-Pin Plastic DIP | 0 to +70°C        | NE5036N    |  |  |
| 14-Pin SO Package | 0 to +70°C        | NE5036D    |  |  |

#### TTL compatible inputs and outputs

NE5036

6-Bit A/D Converter

(Serial Output)

**Product Specification** 

- Easy interface to CMOS microprocessors
- Guaranteed no missing codes over full operating range
- Single supply operation, +5V
- High impedance analog inputs
- Positive true binary serial output

#### APPLICATIONS

- Temperature control
- µP-based appliances
- Light level monitor
- Electronic toys
- Joystick interface
- µP/transducer interface

#### **PIN CONFIGURATIONS**



#### BLOCK DIAGRAM



### NE5036

#### ABSOLUTE MAXIMUM RATINGS

| SYMBOL           | PARAMETER                                                                                                            | RATING              | UNIT           |
|------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|----------------|
| V <sub>CC</sub>  | Power supply voltage                                                                                                 | 7                   | v              |
| VREF             | Reference voltage                                                                                                    | 7                   | v              |
| VIN (Analog)     | Analog input voltage                                                                                                 | 7                   | v              |
| VIN (Digital)    | Digital input voltage (START & CLOCK)                                                                                | 7                   | v              |
| D <sub>OUT</sub> | Data output pin<br>3-State mode<br>Enabled mode                                                                      | 7<br>20             | V<br>mA        |
| $\Delta_{GND}$   | Analog GND to digital GND                                                                                            | ± 1                 | v              |
| T <sub>A</sub>   | Operating temperature range                                                                                          | 0 to 70             | °C             |
| T <sub>STG</sub> | Storage temperature range                                                                                            | -65 to 150          | °C             |
| TSOLD            | Lead soldering temperature (10sec max) 300                                                                           |                     | °C             |
| PD               | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>FE package<br>N package<br>D package | 780<br>1160<br>1090 | mW<br>mW<br>mW |

NOTE:

1. Derate above 25°C at the following rates:

FE package at 6.0mW/°C.

N package at 9.3mW/°C.

D package at 8.3mW/°C.

## DC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V$ ; $V_{REF} = 2.0V$ ; Clock = 350kHz; $0^{\circ}C \le T_A \le 70^{\circ}C$ , unless otherwise specified. Typical values are specified at 25°C.

| SYMBOL                                                           | PARAMETER                                                                                                                                                                                                                  |                                                                            |                   |                 |                               |                                      |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------|-----------------|-------------------------------|--------------------------------------|
|                                                                  |                                                                                                                                                                                                                            | TEST CONDITIONS                                                            | Min               | Тур             | Max                           |                                      |
|                                                                  | Resolution<br>Relative accuracy <sup>1, 2</sup>                                                                                                                                                                            |                                                                            | 6                 | 6<br>1⁄4        | 6<br>1⁄2                      | Bits<br>LSB                          |
| V <sub>CC</sub>                                                  | Positive supply voltage                                                                                                                                                                                                    |                                                                            | + 4.75            | + 5.0           | + 5.50                        | V                                    |
| €FS<br>€ZS                                                       | Full-scale gain error <sup>2, 3, 4</sup><br>Zero-scale offset error <sup>2</sup>                                                                                                                                           | $V_{REF} = 2.0V, T_A = 25^{\circ}C$<br>$V_{REF} = 2.0V, T_A = 25^{\circ}C$ |                   | ± 1<br>± ½      | ± 2<br>- ½, + 2               | LSB<br>LSB                           |
| PSR                                                              | Power supply rejection<br>Max change in full-scale <sup>2</sup>                                                                                                                                                            | V <sub>REF</sub> = 2.0V<br>4.75V ≤ V <sub>CC</sub> ≤ 5.5V                  |                   | ± 1/2           | ± 1                           | LSB                                  |
| I <sub>IN</sub><br>I <sub>REF</sub><br>R <sub>IN</sub>           | Analog input bias current<br>Reference bias current<br>Analog input resistance                                                                                                                                             | $0 \le V_{\text{IN}} \le 2.5V$ $0 \le V_{\text{REF}} \le 2.5V$             | 3                 | 1<br>1<br>30    | 10<br>10                      | μΑ<br>μΑ<br>ΜΩ                       |
| VIH<br>VIL<br>IIH<br>I <sub>IL</sub><br>IOH<br>IOL<br>IOZ<br>ICC | Logic '1' input voltage<br>Logic '0' input voltage<br>Logic '1' input current<br>Logic '0' input current<br>Logic '1' output current<br>Logic '0' output current<br>Three-state leakage current<br>Positive supply current | 2.4V ≤ V <sub>OH</sub><br>V <sub>OL</sub> ≤ 0.4V                           | 2.0<br>300<br>1.6 | 1<br>±0.1<br>14 | 0.8<br>10<br>10<br>± 40<br>24 | V<br>V<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>πΑ |
| PD                                                               | Power dissipation                                                                                                                                                                                                          |                                                                            |                   |                 | 132                           | mW                                   |

NOTES:

1. Relative accuracy is defined as the deviation of the code transition points from the ideal code transition points on the straight line drawn from zeroscale to full-scale of the device.

2. Specifications given in LSBs refer to the weight of the least significant bit at the bit level which is 1.56% of the full-scale voltage.

3. Full-scale gain error is the deviation of the code transition point (111110 to 111111) from its ideal value (accounting for offset error at 000000).

4. The analog input voltage (V<sub>IN</sub>) range is from 0V to V<sub>REF</sub> nominally, with the output remaining at 111111 even though the input may increase from

V<sub>REF</sub> to V<sub>CC</sub>. (For optimum performance V<sub>REF</sub> can be any value from 1.5V to 2.5V.)

### NE5036

## 

| SYMBOL           | PARAMETER                               | то             | FROM  | TEST CONDITIONS                       | LIMITS |     |     |                 |
|------------------|-----------------------------------------|----------------|-------|---------------------------------------|--------|-----|-----|-----------------|
|                  |                                         |                |       |                                       | Min    | Тур | Max | UNIT            |
| t <sub>MAX</sub> | Max clock frequency                     |                |       | 50% duty cycle                        | 350    |     |     | kHz             |
| tCONV            | Conversion time                         |                |       |                                       |        |     | 8   | Clock<br>cycles |
| t <sub>W</sub>   | Clock pulse width <sup>3</sup>          |                |       |                                       | 1.3    |     |     | μs              |
| ts               | Setup time, START to clock <sup>2</sup> | Clock          | START |                                       | 500    |     |     | ns              |
| tp (OUT)         | Propagation delay <sup>1</sup>          | Data out       | Clock | $T_A = 25^{\circ}C, t_B = t_F < 20ns$ |        |     | 600 | ns              |
| tp (3-STATE)     | Propagation delay <sup>1</sup>          | Data (3-State) | START | $T_A = 25^{\circ}C, t_R = t_F < 20ns$ |        |     | 600 | ns              |

#### NOTES:

1. The time between the specified reference points on the clock and the output waveforms with the output changing (Low-to-High or High-to-Low).

2. The High-to-Low transition of the START pulse should occur at least 500ns prior to the negative edge of the clock pulse to insure its recognition. The START pulse should stay high for at least 500ns between conversions to guarantee proper recognition.

3. Negative or positive.

### NE5036

#### **CIRCUIT DESCRIPTION**

NE5036 is a complete 6-bit, serial output, A/D converter which incorporates the successive approximation method. The chip includes the internal control logic, the successive approximation register (SAR), 6-bit DAC, comparator and the output buffer. An externally-generated clock source (maximum frequency = 350kHz) must be provided to Pin 6. An external reference voltage supplied to Pin 2 sets the full-scale range of the A/D converter as shown in the Block Diagram.

Upon the START pin going low, successive approximation conversion commences after the first low-going edge of the clock pulse. Successive bits, beginning with the MSB (D5), are applied to the input of the internal 6-bit current output DAC by the I<sup>2</sup>L successive approximation register.

The comparator determines whether the output current of the DAC is greater or less than the input current, converted from the unknown analog input voltage through the V/I converter. If the DAC output is greater, that bit of the DAC is set to 0 and simultaneously

the output buffer goes to 0. If it is less, that bit stays at 1 and the output buffer goes to 1. After the second High-to-Low transition of the clock pulse, the MSB (D5) data is valid. On successive clock pulses, successive bits are tried and the output buffer represents that bit. START has to stay low for at least 8 clock pulses for the conversion to be completed and to access the 6-bit result of the conversion. A conversion in process can be interrupted by issuing another START pulse.

When START is in a high state, the output buffer is in a high impedance state.

The timing diagram for the device is shown in Figure 1.

#### TRANSFER CHARACTERISTICS

The NE5036 is designed to have a nominal  $\frac{1}{2}$  LSB offset, so that the code transition points are located  $\frac{1}{2}$  LSB on either side of the exact analog input for a given code. Thus, the first transition (000000 to 000001) will occur at an input of  $\frac{1}{2}$  LSB (15.63mV with a V<sub>REF</sub> of 2.0V), plus any offset. Subsequent transition

(to full-scale — 111111) will occur at 62.5 LSB (1.953V at  $V_{\mathsf{REF}}$  of 2.0V).

The ideal transfer characteristic of NE5036 is shown in Figure 2.

#### LAYOUT PRECAUTIONS

Analog ground (Pin 4) and Digital ground (Pin 5) are not connected internally and should be connected together as close to the device as possible for optimum performance. The leads to the analog inputs should be kept as short as possible to minimize input noise pick-up. Input bypass capacitors from the analog inputs to ground will eliminate noise pick-up. Power supplies should be decoupled with at least  $1\mu$ F and should be located close to the device to minimize the effects of noise spikes on  $V_{CC}$ .

The reference input and the analog voltage input must both remain stable during conversion to insure accuracy and proper operation. This can be done by adequately bypassing these inputs and/or keeping the impedance at these inputs at or below  $2k\Omega$ .





### NE5036

#### TYPICAL PERFORMANCE CHARACTERISTICS



### NE5036

#### AC TEST CIRCUITS AND WAVEFORMS



### NE5036

#### TYPICAL APPLICATIONS

