# Dual-Stage, Differential Lines Filter with ESD Protection

The NMF3000 and the NMF3010 are a dual-stage, differential line ESD and filtering protection scheme for input signals into portable devices. The NMF3000 is the first stage and is located at or very near to the interface to the outside world. It provides the high-level ESD protection as well as the initial filtering of incoming audio signals. The NMF3010 is the second stage and provides additional signal filtering. This second stage can be placed some distance away from the first stage to allow for effective filtering across extended distances.

#### **Features**

- Dual Filtering Lines for 2–Channels or Differential Transmission
- Separate Power and Analog Grounds for ESD Protection and Filtering Circuitry
- V<sub>CC</sub> Input Pin on First Stage to Set Microphone DC Bias
- IEC 61000–4–2 Grade  $\pm 15$  kV Contact ESD Protection on the Inputs,  $V_{CC}$ , and Between Power and Analog Grounds
- IEC 61000–4–2 Level 1 ESD protection on All Other Pin–to–Pin Combinations
- These are Pb-Free Devices\*



### ON Semiconductor®

http://onsemi.com





9 Bump Flip-Chip CASE 499AE





6 Bump Flip-Chip CASE 499AF



A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet.



Figure 1. System Diagram

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **FUNCTIONAL BLOCK DIAGRAMS**



Figure 2. First Stage: NMF3000FCT1G



Figure 3. Second Stage: NMF3010FCT1G

# **PINOUTS AND PIN DESCRIPTIONS**



Figure 4. Pinout Diagrams for First Stage: NMF3000FCT1G

### PINOUT FUNCTIONS FOR FIRST STAGE

| Pin        | Туре     | Description                 |
|------------|----------|-----------------------------|
| A1         | Output P | Positive Side Signal Output |
| A2         | VCC      | DC Power Connection         |
| A3         | Input P  | Positive Side Signal Input  |
| B1, B2, B3 | PGND     | Power Ground                |
| C1         | Output N | Negative Side Signal Output |
| C2         | AGND     | Analog Ground               |
| C3         | Input N  | Negative Side Signal Input  |

# **PINOUTS AND PIN DESCRIPTIONS**



Figure 5. Pinout Diagrams for Second Stage: NMF3010FCT1G

### PINOUT FUNCTIONS FOR SECOND STAGE

| Pin | Туре     | Description                 |
|-----|----------|-----------------------------|
| A1  | Output P | Positive Side Signal Output |
| A2  | PGND     | Power Ground                |
| А3  | Input P  | Positive Side Signal Input  |
| B1  | Output N | Negative Side Signal Output |
| B2  | AGND     | Analog Ground               |
| B3  | Input N  | Negative Side Signal Input  |

#### **MAXIMUM RATINGS**

| Rating                              | Symbol           | Value      | Units |
|-------------------------------------|------------------|------------|-------|
| Operating Ambient Temperature Range | T <sub>A</sub>   | -40 to 85  | °C    |
| Moisture Sensitivity                | MSL              | Level 1    |       |
| Storage Temperature Range           | T <sub>stg</sub> | -55 to 150 | °C    |
| Supply Voltage                      | V <sub>CC</sub>  | 0 to 11    | V     |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

### **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 0 \text{ V to } 10 \text{ V}, T_A = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}, \text{ All Typical Values Measured at } 25^{\circ}\text{C}$ )

| Parameter                            | Conditions                                                                 | Symbol             | Min  | Тур  | Max  | Units  |
|--------------------------------------|----------------------------------------------------------------------------|--------------------|------|------|------|--------|
| Supply Voltage                       | First stage only                                                           | V <sub>CC</sub>    | 0    |      | 10   | V      |
| Attenuation                          | @ 800 MHz, 50 Ω Environment                                                |                    | 52   | 95   |      | dB     |
| Attenuation                          | @ 1.9 GHz, 50 Ω Environment                                                |                    | 52   | 70   |      | dB     |
| B2B Diode Breakdown Voltage          | IR = 1.0 mA, Pin to PGND, AGND to PGND                                     | B2B BV             | ± 12 |      |      | V      |
| Standoff Voltage                     |                                                                            | VRM                |      | 10   |      | V      |
| Leakage Current                      | V = VRM, for each stage                                                    | IRM                |      |      | 500  | nA     |
| Power Dissipation                    |                                                                            |                    |      |      | 100  | mW     |
| NMF3000FCT1G DC Series<br>Resistance | Input to output on first stage                                             | RI/O               | 997  | 1050 | 1103 | Ω      |
| NMF3010FCT1G DC Series<br>Resistance | Input to output on second stage                                            | RI/O               | 950  | 1000 | 1050 | Ω      |
| Input Capacitance per Line           | f = 1.0 MHz, for each stage when capacitor has 2.0 V across its terminals. | C <sub>LINE</sub>  | 900  | 1000 | 1100 | pF     |
| Bias Resistance per Line             | First Stage Only                                                           | R <sub>BIAS1</sub> | 950  | 1000 | 1050 | Ω      |
| Crosstalk                            | 50 Ω Source and Load                                                       | СТ                 | -25  |      |      | dB     |
| Noise                                | Idle-channel or Self-noise of the Network                                  |                    |      |      | 6.0  | nV/√Hz |
| Distortion                           | Anywhere in the Bandwidth 20 Hz to 20 kHz                                  |                    |      |      | 0.01 | %      |

<sup>1.</sup> Specifications apply to devices as a pair, as shown in the system diagram, unless otherwise noted as 'for each stage'.

#### **ESD CHARACTERISTICS**

| Pin                                                                      | Level               | Туре    | Min | Units |
|--------------------------------------------------------------------------|---------------------|---------|-----|-------|
| NMF3000FCT1G: A2, C2, A3, C3 to PGND<br>NMF3010FCT1G: B2, B3, A3 to PGND | 4+<br>IEC 61000-4-2 | Contact | 15  | kV    |
| NMF3000FCT1G: A2, C2, A3, C3 to PGND<br>NMF3010FCT1G: B2, B3, A3 to PGND | 4<br>IEC 61000-4-2  | Air     | 15  | kV    |
| NMF3000FCT1G: All Pins Pairwise<br>NMF3010FCT1G: All Pins Pairwise       | 1<br>IEC 61000-4-2  | Contact | 2.0 | kV    |
| NMF3000FCT1G: All Pins Pairwise<br>NMF3010FCT1G: All Pins Pairwise       | 1<br>IEC 61000-4-2  | Air     | 2.0 | kV    |

### **COMPONENT MATCHING**

| Component  | Description                                                          | Max | Unit |
|------------|----------------------------------------------------------------------|-----|------|
| Resistors  | Amount of Relative Variation between Symmetrical Resistors / Capaci- | 2.0 | %    |
| Capacitors | tors on the same Device                                              | 2.0 | %    |



Figure 6. Typical S21 of NMF3000FCT1G & NMF3010FCT1G in a 50  $\Omega$  Environment 2 Lines = Positive and Negative Sides

### **DAISY CHAIN SPECIFICATIONS**



Figure 7. First Stage: NMF3000FCT1G



Figure 8. Second Stage: NMF3010FCT1G

### **DEVICE ORDERING INFORMATION**

| Device Order Number | Package Type     | Shipping <sup>†</sup> |
|---------------------|------------------|-----------------------|
| NMF3000FCT1G        | 9-Bump Flip-Chip | 3000 / Tape and Reel  |
| NMF3010FCT1G        | 6-Bump Flip-Chip | 3000 / Tape and Reel  |
| ENGTDDSY3x3FCT1G    | 9-Bump Flip-Chip | 500 / Tape and Reel   |
| ENGTDDSY2x3FCT1G    | 6-Bump Flip-Chip | 500 / Tape and Reel   |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### **PACKAGE DIMENSIONS**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. COPLANARITY APPLIES TO SPHERICAL CROWNS OF SOLDER BALLS.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | -           | 0.700 |  |
| A1  | 0.210       | 0.270 |  |
| A2  | 0.380       | 0.430 |  |
| D   | 1.489 BSC   |       |  |
| E   | 1.489 BSC   |       |  |
| b   | 0.290       | 0.340 |  |
| е   | 0.500 BSC   |       |  |
| D1  | 1.000 BSC   |       |  |
| E1  | 1.000 BSC   |       |  |



**BOTTOM VIEW** 





Ф

Ø 0.03 C

### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: MILLIMETERS.

  3. COPLANARITY APPLIES TO SPHERICAL CROWNS OF SOLDER BALLS.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   |             | 0.700 |  |
| A1  | 0.210       | 0.270 |  |
| A2  | 0.380       | 0.430 |  |
| D   | 1.489 BSC   |       |  |
| Е   | 0.989 BSC   |       |  |
| b   | 0.290       | 0.340 |  |
| е   | 0.500 BSC   |       |  |
| D1  | 1.000 BSC   |       |  |

FLIP-CHIP-6

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.