Preferred Device

# **Dual Bias Resistor Transistors**

# NPN Silicon Surface Mount Transistors with Monolithic Bias Resistor Network

The BRT (Bias Resistor Transistor) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base-emitter resistor. These digital transistors are designed to replace a single device and its external resistor bias network. The BRT eliminates these individual components by integrating them into a single device. In the NSB1011XV6T5, two BRT devices are housed in the SOT-563 package which is ideal for low power surface mount applications where board space is at a premium.

- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- This device is manufactured with a Pb-Free external lead finish only.

#### **MAXIMUM RATINGS**

(T<sub>A</sub> = 25°C unless otherwise noted, common for Q<sub>1</sub> and Q<sub>2</sub>)

| Rating                    | Symbol         | Value | Unit |
|---------------------------|----------------|-------|------|
| Collector-Base Voltage    | $V_{CBO}$      | 50    | Vdc  |
| Collector-Emitter Voltage | $V_{CEO}$      | 50    | Vdc  |
| Collector Current         | I <sub>C</sub> | 100   | mAdc |

#### THERMAL CHARACTERISTICS

| Characteristic<br>(One Junction Heated)                           | Symbol                            | Max                          | Unit        |
|-------------------------------------------------------------------|-----------------------------------|------------------------------|-------------|
| Total Device Dissipation $T_A = 25^{\circ}C$<br>Derate above 25°C | P <sub>D</sub>                    | 357 (Note 1)<br>2.9 (Note 1) | mW<br>mW/°C |
| Thermal Resistance –<br>Junction-to-Ambient                       | $R_{	heta JA}$                    | 350 (Note 1)                 | °C/W        |
| Characteristic<br>(Both Junctions Heated)                         | Symbol                            | Max                          | Unit        |
| Total Device Dissipation $T_A = 25^{\circ}C$<br>Derate above 25°C | P <sub>D</sub>                    | 500 (Note 1)<br>4.0 (Note 1) | mW<br>mW/°C |
| Thermal Resistance –<br>Junction-to-Ambient                       | $R_{\theta JA}$                   | 250 (Note 1)                 | °C/W        |
| Junction and Storage Temperature Range                            | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150                  | °C          |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. FR-4 @ Minimum Pad.



#### ON Semiconductor®

#### http://onsemi.com





SOT-563 CASE 463A PLASTIC

#### MARKING DIAGRAM



UT = Specific Device Code (see table on following page)

D = Date Code

#### **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| NSB1011XV6T5 | SOT-563<br>(Pb-Free) | 8000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

Preferred devices are recommended choices for future use and best overall value

## **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted.)

| Characteristic                                                                                           | Symbol               | Min   | Тур   | Max   | Unit |
|----------------------------------------------------------------------------------------------------------|----------------------|-------|-------|-------|------|
| Q1<br>OFF CHARACTERISTICS                                                                                |                      |       |       |       |      |
| Collector-Base Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>E</sub> = 0)                               | I <sub>CBO</sub>     | -     | -     | 100   | nAdc |
| Collector-Emitter Cutoff Current (V <sub>CE</sub> = 50 V, I <sub>B</sub> = 0)                            | I <sub>CEO</sub>     | -     | -     | 500   | nAdc |
| Emitter-Base Cutoff Current (V <sub>EB</sub> = 6.0 V, I <sub>C</sub> = 0)                                | I <sub>EBO</sub>     | -     | -     | 0.5   | mAdc |
| Collector-Base Breakdown Voltage (I <sub>C</sub> = 10 μA, I <sub>E</sub> = 0)                            | V <sub>(BR)CBO</sub> | 50    | -     | -     | Vdc  |
| Collector-Emitter Breakdown Voltage (Note 2) ( $I_C = 2.0 \text{ mA}, I_B = 0$ )                         | V <sub>(BR)CEO</sub> | 50    | -     | -     | Vdc  |
| ON CHARACTERISTICS (Note 2)                                                                              |                      |       |       |       |      |
| DC Current Gain (V <sub>CE</sub> = 10 V, I <sub>C</sub> = 5.0 mA)                                        |                      | 35    | 60    | _     | -    |
| Collector-Emitter Saturation Voltage (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 0.3 mA)                   | V <sub>CE(sat)</sub> | -     | -     | 0.25  | Vdc  |
| Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 2.5 V, R <sub>L</sub> = 1.0 k $\Omega$ )  | V <sub>OL</sub>      | -     | -     | 0.2   | Vdc  |
| Output Voltage (off) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 0.5 V, R <sub>L</sub> = 1.0 k $\Omega$ ) | V <sub>OH</sub>      | 4.9   | -     | -     | Vdc  |
| Input Resistor                                                                                           | R1                   | 7.0   | 10    | 13    | kΩ   |
| Resistor Ratio                                                                                           | R1/R2                | 0.8   | 1.0   | 1.2   | -    |
| Q2<br>OFF CHARACTERISTICS                                                                                |                      |       |       |       |      |
| Collector-Base Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>E</sub> = 0)                               | I <sub>CBO</sub>     | -     | -     | 100   | nAdc |
| Collector-Emitter Cutoff Current (V <sub>CE</sub> = 50 V, I <sub>B</sub> = 0)                            | I <sub>CEO</sub>     | -     | -     | 500   | nAdc |
| Emitter-Base Cutoff Current (V <sub>EB</sub> = 6.0 V, I <sub>C</sub> = 0)                                | I <sub>EBO</sub>     | -     | -     | 0.2   | mAdc |
| Collector-Base Breakdown Voltage ( $I_C = 10 \mu A, I_E = 0$ )                                           | V <sub>(BR)CBO</sub> | 50    | -     | -     | Vdc  |
| Collector-Emitter Breakdown Voltage (Note 2) ( $I_C$ = 2.0 mA, $I_B$ = 0)                                | V <sub>(BR)CEO</sub> | 50    | -     | -     | Vdc  |
| ON CHARACTERISTICS (Note 2)                                                                              | •                    |       |       | •     |      |
| DC Current Gain (V <sub>CE</sub> = 10 V, I <sub>C</sub> = 5.0 mA)                                        | h <sub>FE</sub>      | 80    | 140   | -     | -    |
| Collector-Emitter Saturation Voltage (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 0.3 mA)                   | V <sub>CE(sat)</sub> | -     | -     | 0.25  | Vdc  |
| Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 2.5 V, R <sub>L</sub> = 1.0 k $\Omega$ )  | V <sub>OL</sub>      | -     | _     | 0.2   | Vdc  |
| Output Voltage (off) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 0.5 V, R <sub>L</sub> = 1.0 k $\Omega$ ) | V <sub>OH</sub>      | 4.9   | _     | -     | Vdc  |
| Input Resistor                                                                                           | R1                   | 1.54  | 2.2   | 2.86  | kΩ   |
| Resistor Ratio                                                                                           | R1/R2                | 0.038 | 0.047 | 0.056 | -    |

<sup>2.</sup> Pulse Test: Pulse Width < 300 μs, Duty Cycle < 2.0%.



Figure 1. Derating Curve

#### TYPICAL ELECTRICAL CHARACTERISTICS — Q1



Figure 2. V<sub>CE(sat)</sub> versus I<sub>C</sub>



Figure 3. DC Current Gain



Figure 4. Output Capacitance



Figure 5. Output Current versus Input Voltage



Figure 6. Input Voltage versus Output Current

#### TYPICAL ELECTRICAL CHARACTERISTICS — Q2



Figure 7.  $V_{CE(sat)}$  versus  $I_C$ 

Figure 8. DC Current Gain



Figure 9. Output Capacitance

Figure 10. Output Current versus Input Voltage



Figure 11. Input Voltage versus Output Current

#### PACKAGE DIMENSIONS

### SOT-563, 6 LEAD

CASE 463A-01 ISSUE D



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETERS 3 MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS. MINIMUM LEAD THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.

|     | MILLIMETERS |      | INCHES |       |  |
|-----|-------------|------|--------|-------|--|
| DIM | MIN         | MAX  | MIN    | MAX   |  |
| Α   | 1.50        | 1.70 | 0.059  | 0.067 |  |
| В   | 1.10        | 1.30 | 0.043  | 0.051 |  |
| ၁   | 0.50        | 0.60 | 0.020  | 0.024 |  |
| D   | 0.17        | 0.27 | 0.007  | 0.011 |  |
| G   | 0.50 BSC    |      | 0.020  | BSC   |  |
| J   | 0.08        | 0.18 | 0.003  | 0.007 |  |
| Κ   | 0.10        | 0.30 | 0.004  | 0.012 |  |
| S   | 1.50        | 1.70 | 0.059  | 0.067 |  |

| 27 | $\Gamma V$ | 1 | 1 |  |
|----|------------|---|---|--|
|    |            |   |   |  |

- PIN 1. EMITTER 1

  - 2. BASE 1 3. COLLECTOR 2 4. EMITTER 2 5. BASE 2

  - 6. COLLECTOR 1
- STYLE 2: PIN 1. EMITTER 1 2. EMITTER2 3. BASE 2
  - 4. COLLECTOR 2 5. BASE 1
  - 6. COLLECTOR 1
- STYLE 3: PIN 1. CATHODE 1 2. CATHODE 1 3. ANODE/ANODE 2 4. CATHODE 2 5. CATHODE 2

6. ANODE/ANODE 1

- STYLE 4:
  PIN 1. COLLECTOR
  2. COLLECTOR
  3. BASE
  4. EMITTER
  5. COLLECTOR
  6. COLLECTOR

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.