#### 200pin Unbuffered DDR SO-DIMM Based on DDR266 16Mx16 SDRAM #### **Features** - JEDEC Standard 200-Pin Small Outline Dual In-Line Memory Module (SO-DIMM) - 16Mx64 Double Unbuffered DDR SO-DIMM based on 16Mx16 DDR SDRAM. - Performance: | | PC2100 | | |-------------------------|--------|------| | Speed Sort | -75B | Unit | | DIMM CAS Latency | 2.5 | | | f CK Clock Frequency | 133 | MHz | | t CK Clock Cycle | 7.5 | ns | | f DQ DQ Burst Frequency | 266 | MHz | - Intended for 133 MHz applications - Inputs and outputs are SSTL-2 compatible - VDD = 2.5Volt $\pm 0.2$ , VDDQ = 2.5Volt $\pm 0.2$ - SDRAMs have 4 internal banks for concurrent operation - · Module has one physical bank - Differential clock inputs - · Data is read or written on both clock edges - DRAM DLL aligns DQ and DQS transitions with clock transitions. - Address and control signals are fully synchronous to positive clock edge - Programmable Operation: - DIMM CAS Latency: 2, 2.5 - Burst Type: Sequential or Interleave - Burst Length: 2, 4, 8 - Operation: Burst Read and Write - Auto Refresh (CBR) and Self Refresh Modes - · Automatic and controlled precharge commands - 13/9/1 Addressing (row/column/bank) - 7.8 µs Max. Average Periodic Refresh Interval - Serial Presence Detect - Gold contacts - SDRAMs in 66-pin TSOP Type II Package #### **Description** NT128D64SH4B0GM is an unbuffered 200-Pin Double Data Rate (DDR) Synchronous DRAM Small Outline Dual In-Line Memory Module (SO-DIMM), organized as a one-bank 16Mx64 high-speed memory array. The module uses four 16Mx16 DDR SDRAMs in 400 mil TSOP II packages. These DIMMs are manufactured using raw cards developed for broad industry use as reference designs. The use of these common design files minimizes electrical variation between suppliers. All NANYA DDR SDRAM DIMMs provide a high-performance, flexible 8-byte interface in a 2.66" long space-saving footprint. The DIMM is intended for use in applications operating up to 133 MHz clock speeds and achieves high-speed data transfer rates of up to 266 MHz. Prior to any access operation, the device $\overline{CAS}$ latency and burst type/ length/operation type must be programmed into the DIMM by address inputs A0-A12 and I/O inputs BA0 and BA1 using the mode register set cycle. The DIMM uses serial presence-detect implemented via a serial 2,048-bit EEPROM using a standard IIC protocol. The first 128 bytes of serial PD data are programmed and locked during module assembly. The remaining 128 bytes are available for use by the customer. #### **Ordering Information** | Part Number | Spe | ed | | Organization | Leads | Power | |---------------------|---------------------------|-----------------|--------|--------------|-------|-------| | NT400D040U4D00M 75D | 133MHz (7.5ns @ CL = 2.5) | <b>DDD</b> 000D | D00400 | 4014.04 | 0.11 | 0.5)/ | | NT128D64SH4B0GM-75B | 100MHz (10ns @ CL = 2) | DDR266B | PC2100 | 16Mx64 | Gold | 2.5V | ### PC2100 Unbuffered DDR SO-DIMM # **Pin Description** | CK0, CK1, CK2,<br>CK0, CK1, CK2 | Differential Clock Inputs | DQ0-DQ63 | Data input/output | |---------------------------------|--------------------------------|-----------|--------------------------------------------| | CKE0 | Clock Enable | DQS0-DQS7 | Bi-directional data strobes | | RAS | Row Address Strobe | DM0-DM7 | Data Masks | | CAS | Column Address Strobe | VDD | Power (2.5V) | | WE | Write Enable | VDDQ | Supply voltage for DQs(2.5V) | | <u>50</u> , <u>51</u> | Chip Selects | Vss | Ground | | A0-A9, A11, A12 | Address Inputs | NC | No Connect | | A10/AP | Address Input/Autoprecharge | SCL | Serial Presence Detect Clock Input | | BA0, BA1 | SDRAM Bank Address Inputs | SDA | Serial Presence Detect Data input/output | | VREF | Ref. Voltage for SSTL_2 inputs | SA0-2 | Serial Presence Detect Address Inputs | | VDDID | VDD Identification flag. | VDDSPD | Serial EEPROM positive power supply (2.5V) | #### **Pinout** | Pin | Front | Pin | Back | Pin | Front | Pin | Back | Pin | Front | Pin | Back | Pin | Front | Pin | Back | |-----|-------|-----|------|-----|-------|-----|------|-----|----------------|-----|----------------|-----|--------|-----|------| | 1 | VREF | 2 | VREF | 51 | Vss | 52 | Vss | 101 | A9 | 102 | A8 | 151 | DQ42 | 152 | DQ46 | | 3 | Vss | 4 | Vss | 53 | DQ19 | 54 | DQ23 | 103 | Vss | 104 | Vss | 153 | DQ43 | 154 | DQ47 | | 5 | DQ0 | 6 | DQ4 | 55 | DQ24 | 56 | DQ28 | 105 | A7 | 106 | A6 | 155 | VDD | 156 | VDD | | 7 | DQ1 | 8 | DQ5 | 57 | VDD | 58 | VDD | 107 | A5 | 108 | A4 | 157 | VDD | 158 | CK1 | | 9 | VDD | 10 | VDD | 59 | DQ25 | 60 | DQ29 | 109 | А3 | 110 | A2 | 159 | Vss | 160 | CK1 | | 11 | DQS0 | 12 | DM0 | 61 | DQS3 | 62 | DM3 | 111 | A1 | 112 | A0 | 161 | Vss | 162 | Vss | | 13 | DQ2 | 14 | DQ6 | 63 | Vss | 64 | Vss | 113 | VDD | 114 | VDD | 163 | DQ48 | 164 | DQ52 | | 15 | Vss | 16 | Vss | 65 | DQ26 | 66 | DQ30 | 115 | A10/AP | 116 | BA1 | 165 | DQ49 | 166 | DQ53 | | 17 | DQ3 | 18 | DQ7 | 67 | DQ27 | 68 | DQ31 | 117 | VDD | 118 | RAS | 167 | VDD | 168 | VDD | | 19 | DQ8 | 20 | DQ12 | 69 | VDD | 70 | VDD | 119 | WE | 120 | CAS | 169 | DQS6 | 170 | DM6 | | 21 | VDD | 22 | VDD | 71 | NC | 72 | NC | 121 | <del>S</del> 0 | 122 | <del>S</del> 1 | 171 | DQ50 | 172 | DQ54 | | 23 | DQ9 | 24 | DQ13 | 73 | NC | 74 | NC | 123 | DU | 124 | DU | 173 | Vss | 174 | Vss | | 25 | DQS1 | 26 | DM1 | 75 | Vss | 76 | Vss | 125 | Vss | 126 | Vss | 175 | DQ51 | 176 | DQ55 | | 27 | Vss | 28 | Vss | 77 | DQS8 | 78 | NC | 127 | DQ32 | 128 | DQ36 | 177 | DQ56 | 178 | DQ60 | | 29 | DQ10 | 30 | DQ14 | 79 | NC | 80 | NC | 129 | DQ33 | 130 | DQ37 | 179 | VDD | 180 | VDD | | 31 | DQ11 | 32 | DQ15 | 81 | VDD | 82 | VDD | 131 | VDD | 132 | VDD | 181 | DQ57 | 182 | DQ61 | | 33 | VDD | 34 | VDD | 83 | NC | 84 | NC | 133 | DQS4 | 134 | DM4 | 183 | DQS7 | 184 | DM7 | | 35 | CK0 | 36 | VDD | 85 | DU | 86 | DU | 135 | DQ34 | 136 | DQ38 | 185 | Vss | 186 | Vss | | 37 | CK0 | 38 | Vss | 87 | Vss | 88 | Vss | 137 | Vss | 138 | Vss | 187 | DQ58 | 188 | DQ62 | | 39 | Vss | 40 | Vss | 89 | CK2 | 90 | Vss | 139 | DQ35 | 140 | DQ39 | 189 | DQ59 | 190 | DQ63 | | 41 | DQ16 | 42 | DQ20 | 91 | CK2 | 92 | VDD | 141 | DQ40 | 142 | DQ44 | 191 | VDD | 192 | VDD | | 43 | DQ17 | 44 | DQ21 | 93 | VDD | 94 | VDD | 143 | VDD | 144 | Vdd | 193 | SDA | 194 | SA0 | | 45 | VDD | 46 | VDD | 95 | CKE1 | 96 | CKE0 | 145 | DQ41 | 146 | DQ45 | 195 | SCL | 196 | SA1 | | 47 | DQS2 | 48 | DM2 | 97 | DU | 98 | DU | 147 | DQS5 | 148 | DM5 | 197 | VDDSPD | 198 | SA2 | | 49 | DQ18 | 50 | DQ22 | 99 | A12 | 100 | A11 | 149 | Vss | 150 | Vss | 199 | VDDID | 200 | DU | Note: All pin assignments are consistent for all 8-byte unbuffered versions. ## PC2100 Unbuffered DDR SO-DIMM ## **Input/Output Functional Description** | Symbol | Туре | Polarity | Function | |---------------------------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK0, CK1, CK2,<br>CK0, CK1, CK2 | (SSTL) | Cross<br>point | The system clock inputs. All address and command lines are sampled on the cross point of the rising edge of CK and falling edge of CK. A Delay Locked Loop (DLL) circuit is driven from the clock inputs and output timing for read operations is synchronized to the input clock. | | CKE0 | (SSTL) | Active<br>High | Activates the DDR SDRAM CK signal when high and deactivates the CK signal when lov By deactivating the clocks, CKE low initiates the Power Down mode or the Self Refres mode. | | <u>\$0</u> | (SSTL) | Active<br>Low | Enables the associated DDR SDRAM command decoder when low and disables th command decoder when high. When the command decoder is disabled, new command are ignored but previous operations continue. Physical Bank 0 is selected by S0; Bank 1 is selected by S1. | | RAS, CAS, WE | (SSTL) | Active<br>Low | When sampled at the positive rising edge of the clock, $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ define the operatio to be executed by the SDRAM. | | VREF | Supply | | Reference voltage for SSTL-2 inputs | | VDDQ | Supply | | Isolated power supply for the DDR SDRAM output buffers to provide improved nois immunity | | BA0, BA1 | (SSTL) | - | Selects which SDRAM bank is to be active. | | A0 - A9<br>A10/AP<br>A11, A12 | (SSTL) | - | During a Bank Activate command cycle, A0-A12 defines the row address (RA0-RA12 when sampled at the rising clock edge. During a Read or Write command cycle, A0-A9 defines the column address (CA0-CA9 when sampled at the rising clock edge. In addition to the column address, AP is used to invoke autoprecharge operation at the end of the Burst Read or Write cycle. If AP is high autoprecharge is selected and BA0/BA1 define the bank to be precharged. If AP is low autoprecharge is disabled. During a Precharge command cycle, AP is used in conjunction with BA0/BA1 to control which bank(s) to precharge. If AP is high all 4 banks will be precharged regardless of the state of BA0/BA1. If AP is low, then BA0/BA1 are used to define which bank to pre-charge | | DQ0 - DQ63 | (SSTL) | - | Data and Check Bit input/output pins operate in the same manner as on conventional DRAMs. | | DQS0 - DQS7 | (SSTL) | Active<br>High | Data strobes: Output with read data, input with write data. Edge aligned with read data centered on write data. Used to capture write data. | | DM0 – DM7 | Input | Active<br>High | The data write masks, associated with one data byte. In Write mode, DM operates as byte mask by allowing input data to be written if it is low but blocks the write operation if is high. In Read mode, DM lines have no effect. DM8 is associated with check bit CB0-CB7, and is not used on x64 modules. | | VDD, VSS | Supply | | Power and ground for the DDR SDRAM input buffers and core logic | | SA0 – SA2 | | - | Address inputs. Connected to either VDD or VSS on the system board to configure the Serial Presence Detect EEPROM address. | | SDA | | - | This bi-directional pin is used to transfer data into or out of the SPD EEPROM. A resistor must be connected from the SDA bus line to V DD to act as a pullup. | | SCL | | - | This signal is used to clock data into and out of the SPD EEPROM. A resistor may b connected from the SCL bus time to V DD to act as a pullup. | | VDDSPD | Supply | | Serial EEPROM positive power supply. | #### Functional Block Diagram (1 Bank, 16Mx16 DDR SDRAMs) - 1. DQ wiring may differ from that described in this drawing. - 2. DQ/DQS/DM/CKE/S relationships are maintained as shown. - 3. DQ/DQS/DM/DQS resistors are 22+/- 5% Ohms. - 4. $V_{\rm DDID}$ strap connections (for memory device $V_{\rm DD}$ , $V_{\rm DDQ}$ ): STRAP OUT (OPEN): $V_{\rm DD} = V_{\rm DDQ}$ STRAP IN ( $V_{\rm SS}$ ): $V_{\rm DD}$ is not equal to $V_{\rm DDQ}$ . #### PC2100 Unbuffered DDR SO-DIMM #### Serial Presence Detect -- Part 1 of 2 16Mx64 SDRAM DIMM based on 16Mx16, 4Banks, 8K Refresh, 2.5V DDR SDRAMs with SPD | Duto | | SPD Entry Value | Serial PD Data Entry<br>(Hexadecimal) | Note | |-------|---------------------------------------------------------|---------------------------|---------------------------------------|------| | Byte | Description | DDR266B | DDR266B | | | | | -75B | -75B | | | 0 | Number of Serial PD Bytes Written during Production | 128 | 80 | | | 1 | Total Number of Bytes in Serial PD device | 256 | 08 | | | 2 | Fundamental Memory Type | SDRAM DDR | 07 | | | 3 | Number of Row Addresses on Assembly | 13 | 0D | | | 4 | Number of Column Addresses on Assembly | 9 | 09 | | | 5 | Number of DIMM Bank | 1 | 01 | | | 6 | Data Width of Assembly | X64 | 40 | | | 7 | Data Width of Assembly (cont') | X64 | 00 | | | 8 | Voltage Interface Level of this Assembly | SSTL 2.5V | 04 | | | 9 | DDR SDRAM Device Cycle Time at CL=2.5 | 7.5ns | 75 | | | 10 | DDR SDRAM Device Access Time from Clock at CL=2.5 | 0.75ns | 75 | | | 11 | DIMM Configuration Type | Non-Parity | 00 | | | 12 | Refresh Rate/Type | SR/1x(7.8us) | 82 | | | 13 | Primary DDR SDRAM Width | X16 | 10 | | | 14 | Error Checking DDR SDRAM Device Width | N/A | 00 | | | 15 | DDR SDRAM Device Attr: Min CLK Delay, Random Col Access | 1 Clock | 01 | | | 16 | DDR SDRAM Device Attributes: Burst Length Supported | 2,4,8 | 0E | | | 17 | DDR SDRAM Device Attributes: Number of Device Banks | 4 | 04 | | | 18 | DDR SDRAM Device Attributes: CAS Latencies Supported | 2/2.5 | 0C | | | 19 | DDR SDRAM Device Attributes: CS Latency | 0 | 01 | | | 20 | DDR SDRAM Device Attributes: WE Latency | 1 | 02 | | | 21 | DDR SDRAM Device Attributes: | Differential Clock | 20 | | | 22 | DDR SDRAM Device Attributes: General | +/-0.2V Voltage Tolerance | 00 | | | 23 | Minimum Clock Cycle at CL=2 | 10ns | A0 | | | 24 | Maximum Data Access Time from Clock at CL=2 | 0.75ns | 75 | | | 25 | Minimum Clock Cycle Time at CL=1 | N/A | 00 | | | 26 | Maximum Data Access Time from Clock at CL=1 | N/A | 00 | | | 27 | Minimum Row Precharge Time (tRP) | 20ns | 50 | | | 28 | Minimum Row Active to Row Active delay (tRRD) | 15ns | 3C | | | 29 | Minimum RAS to CAS delay (tRCD) | 20ns | 50 | | | 30 | Minimum RAS Pulse Width (tras) | 45ns | 2D | | | 31 | Module Bank Density | 128MB | 20 | | | 32 | Address and Command Setup Time Before Clock | 0.9ns | 90 | | | 33 | Address and Command Hold Time After Clock | 0.9ns | 90 | | | 34 | Data Input Setup Time Before Clock | 0.5ns | 50 | | | 35 | Data Input Hold Time After Clock | 0.5ns | 50 | | | 36-61 | Reserved | Undefined | 00 | | | 62 | SPD Revision | Initial | 00 | | | 63 | Checksum Data | | A6 | | #### PC2100 Unbuffered DDR SO-DIMM #### Serial Presence Detect -- Part 2 of 2 16Mx64 SDRAM DIMM based on 16Mx16, 4Banks, 8K Refresh, 2.5V DDR SDRAMs with SPD | Duto | | SPD Entry Value | Serial PD Data Entry<br>(Hexadecimal) | | |--------|-------------------------------|-----------------|---------------------------------------|------| | Byte | Description | DDR266B | DDR266B | Note | | | | -75B | -75B | | | 64-71 | Manufacturer's JEDEC ID Code | NANYA | 7F7F7F0B00000000 | | | 72 | Module Manufacturing Location | N/A | 00 | | | 73-90 | Module Part number | N/A | 00 | | | 91-92 | Module Revision Code | N/A | 00 | | | 93-94 | Module Manufacturing Data | Year/Week Code | yy/ww | 1, 2 | | 95-98 | Module Serial Number | Serial Number | 00 | | | 99-255 | Reserved | Undefined | 00 | | <sup>1.</sup> yy= Binary coded decimal year code, 0-99(Decimal), 00-63(Hex) <sup>2.</sup> ww= Binary coded decimal year code, 01-52(Decimal), 01-34(Hex) #### PC2100 Unbuffered DDR SO-DIMM ### **Absolute Maximum Ratings** | Symbol | Parameter | Rating | Units | |----------------------|----------------------------------------|------------------|-------| | $V_{IN}$ , $V_{OUT}$ | Voltage on I/O pins relative to Vss | -0.5 to VDDQ+0.5 | V | | $V_{IN}$ | Voltage on Input relative to Vss | -0.5 to +3.6 | V | | $V_{DD}$ | Voltage on VDD supply relative to Vss | -0.5 to +3.6 | V | | $V_{DDQ}$ | Voltage on VDDQ supply relative to Vss | -0.5 to +3.6 | V | | $T_A$ | Operating Temperature (Ambient) | 0 to+70 | °C | | T <sub>STG</sub> | Storage Temperature (Plastic) | -55 to +150 | °C | | $P_{D}$ | Power Dissipation | 4 | W | | l <sub>OUT</sub> | Short Circuit Output Current | 50 | mA | **Note**: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### Capacitance | Parameter | Symbol | Max. | Units | Notes | |-------------------------------------------------------------|--------|------|-------|-------| | Input Capacitance: CK0, CK0, CK1, CK1, CK2, CK2 | CI1 | 12 | pF | 1 | | Input Capacitance: A0-A11, BA0, BA1, WE, RAS, CAS, CKE0, S0 | CI2 | 30 | pF | 1 | | Input Capacitance: SA0-SA2, SCL | C14 | 9 | pF | 1 | | Input/Output Capacitance DQ0-63; DQS0-7 | CIO1 | 7 | pF | 1, 2 | | Input/Output Capacitance: SDA | Сюз | 11 | pF | | <sup>1.</sup> VDDQ = VDD = 2.5V ± 0.2V, f = 100 MHz, TA = 25 °C, VOUT (DC) = VDDQ/2, VOUT (Peak to Peak) = 0.2V. <sup>2.</sup> DQS inputs are grouped with I/O pins reflecting the fact that they are matched in loading to DQ and DQS to facilitate trace matching at the board level. #### PC2100 Unbuffered DDR SO-DIMM ### **DC Electrical Characteristics and Operating Conditions** (TA = 0 °C ~ 70 °C; $V_{DDQ}$ = 2.5V $\pm$ 0.2V; $V_{DD}$ = 2.5V $\pm$ 0.2V, See AC Characteristics) | Symbol | Parameter | Min | Max | Units | Notes | |-----------|------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------|-------| | Vdd | Supply Voltage | 2.3 | 2.7 | V | 1 | | VDDQ | I/O Supply Voltage | 2.3 | 2.7 | V | 1 | | Vss, Vssq | Supply Voltage, I/O Supply Voltage | 0 | 0 | V | | | VREF | I/O Reference Voltage | 0.49 x VDDQ | 0.51 x VDDQ | V | 1, 2 | | VTT | I/O Termination Voltage (System) | VREF - 0.04 | VREF + 0.04 | V | 1, 3 | | VIH (DC) | Input High (Logic1) Voltage | VREF + 0.15 | VDDQ + 0.3 | V | 1 | | VIL (DC) | Input Low (Logic0) Voltage | -0.3 | VREF- 0.15 | V | 1 | | VIN (DC) | Input Voltage Level, CK and CK Inputs | -0.3 | VDDQ + 0.3 | V | 1 | | VID (DC) | Input Differential Voltage, CK and CK Inputs | 0.30 | V DDQ + 0.6 | V | 1, 4 | | lı | Input Leakage Current $ \text{Any input } 0V \leq \text{VIN} \leq \text{VDD}; \text{ (All other pins not under test = 0V)} $ | -5 | 5 | uA | 1 | | loz | Output Leakage Current (DQs are disabled; 0V ≤ Vout ≤ VDDQ | -5 | 5 | uA | 1 | | Юн | Output High Current<br>(VOUT = VDDQ -0.373V, min VREF, min VTT) | -16.8 | - | mA | 1 | | loL | Output Low Current (VOUT = 0.373, max VREF, max VTT) | 16.8 | - | mA | 1 | <sup>1.</sup> Inputs are not recognized as valid until V REF stabilizes. <sup>2.</sup> VREF is expected to be equal to 0.5 V DDQ of the transmitting device, and to track variations in the DC level of the same. Peak-to-peak noise on VREF may not exceed 2% of the DC value. <sup>3.</sup> VTT is not applied directly to the DIMM. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF, and must track variations in the DC level of V REF. <sup>4.</sup> VID is the magnitude of the difference between the input level on CK and the input level on $\overline{\text{CK}}$ . #### PC2100 Unbuffered DDR SO-DIMM #### **AC Characteristics** (Notes 1-5 apply to the following Tables; Electrical Characteristics and DC Operating Conditions, AC Operating Conditions, Operating, Standby, and Refresh Currents, and Electrical Characteristics and AC Timing.) - 1. All voltages referenced to Vss. - 2. Tests for AC timing, IDD, and electrical, AC and DC characteristics, may be conducted at nominal reference/supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified. - 3. Outputs measured with equivalent load. Refer to the AC Output Load Circuit below. - 4. AC timing and IDD tests may use a VIL to VIH swing of up to 1.5V in the test environment, but input timing is still referenced to VREF (or to the crossing point for CK, $\overline{\text{CK}}$ ), and parameter specifications are guaranteed for the specified AC input levels under normal use conditions. The minimum slew rate for the input signals is 1V/ns in the range between VIL (AC) and VIH (AC) unless otherwise specified. - 5. The AC and DC input level specifications are as defined in the SSTL\_2 Standard (i.e. the receiver effectively switches as a result of the signal crossing the AC input level, and remains in that state as long as the signal does not ring back above (below) the DC input LOW (HIGH) level. #### **AC Output Load Circuits** #### **AC Operating Conditions** (TA = 0 °C ~ 70 °C; $V_{DDQ}$ = 2.5V $\pm$ 0.2V; $V_{DD}$ = 2.5V $\pm$ 0.2V, See AC Characteristics) | Symbol | Parameter/Condition | Min | Max | Unit | Notes | |----------|---------------------------------------------------------------|------------------|------------------|------|---------| | VIH (AC) | Input High (Logic 1) Voltage. | V REF + 0.31 | | V | 1, 2 | | VIL (AC) | Input Low (Logic 0) Voltage. | | V REF - 0.31 | V | 1, 2 | | VID (AC) | Input Differential Voltage, CK and CK Inputs | 0.62 | V DDQ + 0.6 | V | 1, 2, 3 | | VIX (AC) | Input Differential Pair Cross Point Voltage, CK and CK Inputs | (0.5*VDDQ) - 0.2 | (0.5*VDDQ) + 0.2 | V | 1, 2, 4 | - 1. Input slew rate = 1V/ ns. - 2. Inputs are not recognized as valid until V REF stabilizes. - 3. V ID is the magnitude of the difference between the input level on CK and the input level on $\overline{\text{CK}}$ . - 4. The value of V IX is expected to equal 0.5\*V DDQ of the transmitting device and must track variations in the DC level of the same. ## PC2100 Unbuffered DDR SO-DIMM ## Operating, Standby, and Refresh Currents (TA = 0 °C ~ 70 °C; $V_{DDQ}$ = 2.5V $\pm$ 0.2V; $V_{DD}$ = 2.5V $\pm$ 0.2V, See AC Characteristics) | Symbol | Parameter/Condition | PC2100 | Unit | Notes | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|---------| | | | (-75B) | | | | I DD0 | Operating Current: one bank; active/precharge; tRC = tRC (MIN); tCK = tCK (MIN); DQ, DM, and DQS inputs changing twice per clock cycle; address and control inputs changing once per clock cycle | 380 | mA | 1, 2 | | l dd1 | Operating Current: one bank; active/read/precharge; Burst = 2; tRC = tRC (MIN); CL=2.5; tCK = tCK (MIN); IOUT = 0mA; address and control inputs changing once per clock cycle | 540 | mA | 1, 2 | | l DD2P | Precharge Power-Down Standby Current: all banks idle; power-down mode; $CKE \le VIL (MAX)$ ; $tCK = tCK (MIN)$ | 56 | mA | 1, 2 | | I DD2N | Idle Standby Current: $CS \ge VIH$ (MIN); all banks idle; $CKE \ge VIH$ (MIN); $tCK = tCK$ (MIN); address and control inputs changing once per clock cycle | 130 | mA | 1, 2 | | I DD3P | Active Power-Down Standby Current: one bank active; power-down mode; $CKE \leq VIL (MAX); tCK = tCK (MIN)$ | 70 | mA | 1, 2 | | I DD3N | Active Standby Current: one bank; active/precharge; $CS \ge VIH (MIN)$ ; $CKE \ge VIH (MIN)$ ; $tRC = tRAS (MAX)$ ; $tCK = tCK (MIN)$ ; $DQ$ , $DM$ , and $DQS$ inputs changing twice per clock cycle; address and control inputs changing once per clock cycle | 240 | mA | 1, 2 | | l dd4r | Operating Current: one bank; Burst = 2; reads; continuous burst; address and control inputs changing once per clock cycle; DQ and DQS outputs changing twice per clock cycle; CL = 2.5; tck = tck (MIN); IOUT = 0mA | 1140 | mA | 1, 2 | | I DD4W | Operating Current: one bank; Burst = 2; writes; continuous burst; address and control inputs changing once per clock cycle; DQ and DQS inputs changing twice per clock cycle; CL=2.5; tCK = tCK (MIN) | 600 | mA | 1, 2 | | I DD5 | Auto-Refresh Current: tRC = tRFC (MIN) | 720 | mA | 1, 2, 4 | | I DD6 | Self-Refresh Current: CKE ≤ 0.2V | 12 | mA | 1, 2 | | l dd7 | Operating Current: four bank; four bank interleaving with BL = 4, address and control inputs randomly changing; 50% of data changing at every transfer; tRC = tRC (min); IOUT = 0mA. | 1420 | mA | 1, 2 | <sup>1.</sup> I DD specifications are tested after the device is properly initialized. <sup>2.</sup> Input slew rate = 1V/ ns. <sup>3.</sup> Enables on-chip refresh and address counters. <sup>4.</sup> Current at 7.8 μs is time averaged value of IDD5 at tRFC (MIN) and IDD2P over 7.8 μs. ## PC2100 Unbuffered DDR SO-DIMM ### **AC Timing Specifications for DDR SDRAM Devices Used on Module** (TA = 0 °C ~ 70 °C; $V_{DDQ}$ = 2.5V $\pm$ 0.2V; $V_{DD}$ = 2.5V $\pm$ 0.2V, See AC Characteristics) (Part 1 of 2) | | _ | | | -75B | | | |---------|-----------------------------------------------------------------------------------------------|---------------------|------------------|--------|------|---------------------------| | Symbol | Parameter | | Min. | Max. | Unit | Notes | | tAC | DQ output access time from CK/CK | | -0.75 | +0.75 | ns | 1-4 | | tDQSCK | DQS output access time from CK/CK | | -0.75 | +0.75 | ns | 1-4 | | tCH | CK high-level width | | 0.45 | 0.55 | tCK | 1-4 | | tCL | CK low-level width | | 0.45 | 0.55 | tcĸ | 1-4 | | tCK | Clock cycle time | CL=2.5 | 7.5 | 12 | ns | 1-4 | | tck | cross of size time | CL=2 | 10 | 12 | ns | 1-4 | | tDH | DQ and DM input hold time | | 0.5 | | ns | 1-4,<br>15, 16 | | tDS | DQ and DM input setup time | | 0.5 | | ns | 1-4,<br>15, 16 | | tDIPW | DQ and DM input pulse width (ea | ach input) | 1.75 | | ns | 1-4 | | tHZ | Data-out high-impedance time from | om CK/CK | -0.75 | +0.75 | ns | 1-4, 5 | | tLZ | Data-out low-impedance time fro | m CK/ <del>CK</del> | -0.75 | +0.75 | ns | 1-4, 5 | | tDQSQ | DQS-DQ skew (DQS & associate | ed DQ signals) | | 0.5 | ns | 1-4 | | tHP | Minimum half clk period for any given cycle; defined by clk high (tch) or clk low (tcl.) time | | tCH<br>or<br>tCL | | tcĸ | 1-4 | | tQH | Data output hold time from DQS | | tHP -<br>tQHS | | tcĸ | 1-4 | | tQHS | Data hold Skew Factor | | | 0.75ns | tCK | 1-4 | | tDQSS | Write command to 1st DQS latching transition | | 0.75 | 1.25 | tcĸ | 1-4 | | tDQSL,H | DQS input low (high) pulse width (write cycle) | | 0.35 | | tcĸ | 1-4 | | tDSS | DQS falling edge to CK setup time (write cycle) | | 0.2 | | tCK | 1-4 | | tDSH | DQS falling edge hold time from CK (write cycle) | | 0.2 | | tcĸ | 1-4 | | tMRD | Mode register set command cycle time | | 2 | | tcĸ | 1-4 | | tWPRES | Write preamble setup time | | 0 | | ns | 1-4, 7 | | twpst | Write postamble | | 0.40 | 0.60 | tcĸ | 1-4, 6 | | tWPRE | Write preamble | | 0.25 | | tCK | 1-4 | | tıн | Address and control input hold time (fast slew rate) | | 0.9 | | ns | 2-4, 9,<br>11, 12 | | tıs | Address and control input setup time (fast slew rate) | | 0.9 | | ns | 2-4, 9,<br>11, 12 | | tıH | Address and control input hold time (slow slew rate) | | 1.0 | | ns | 2-4,<br>10, 11,<br>12, 14 | ## PC2100 Unbuffered DDR SO-DIMM ### **AC Timing Specifications for DDR SDRAM Devices Used on Module** (TA = 0 °C ~ 70 °C; $V_{DDQ}$ = 2.5V $\pm$ 0.2V; $V_{DD}$ = 2.5V $\pm$ 0.2V, See AC Characteristics) (Part 2 of 2) | Symbol | Parameter | -75B | | Linit | Notos | |--------|------------------------------------------------------|-----------------------|---------|-------|----------------------| | Symbol | Parameter | Min. | Max. | Unit | Notes | | tis | Address and control input setup time (slow slewrate) | | | ns | 2-4,<br>10-12,<br>14 | | tIPW | Input pulse width | 2.2 | | ns | 2-4, 12 | | trpre | Read preamble | 0.9 | 1.1 | tcĸ | 1-4 | | tRPST | Read postamble | 0.40 | 0.60 | tcĸ | 1-4 | | tras | Active to Precharge command | 45 | 120,000 | ns | 1-4 | | tRC | Active to Active/Auto-refresh command period | 65 | | ns | 1-4 | | tRFC | Auto-refresh to Active/Auto-refresh command period | 75 | | ns | 1-4 | | tRCD | Active to Read or Write delay | 20 | | ns | 1-4 | | trap | Active to Read Command with Autoprecharge | 20 | | ns | 1-4 | | tRP | Precharge command period | 20 | | ns | 1-4 | | trrd | Active bank A to Active bank B command | 15 | | ns | 1-4 | | twr | Write recovery time | 15 | | ns | 1-4 | | tDAL | Auto precharge write recovery + precharge time | (tWR/tCK) + (tRP/tCK) | | tcĸ | 1-4, 13 | | twtr | Internal write to read command delay | 1 | | tcĸ | 1-4 | | tPDEX | Power down exit time | 7.5 | | ns | 1-4 | | txsnr | Exit self-refresh to non-read command | 75 | | ns | 1-4 | | txsrd | Exit self-refresh to read command | 200 | | tcĸ | 1-4 | | trefi | Average Periodic Refresh Interval | | 7.8 | μs | 1-4, 8 | #### PC2100 Unbuffered DDR SO-DIMM ### **AC Timing Specification Notes** - 1. Input slew rate = 1V/ns. - 2. The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross: the input reference level for signals other than CK/CK is VREF. - 3. Inputs are not recognized as valid until VREF stabilizes. - 4. The Output timing reference level, as measured at the timing reference point indicated in AC Characteristics (Note 3) is VTT. - 5. tHZ and tLZ transitions occur in the same access time windows as valid data transitions. These parameters are not referred to a specific voltage level, but specify when the device is no longer driving (HZ), or begins driving (LZ). - 6. The maximum limit for this parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. - 7. The specific requirement is that DQS be valid (high, low, or some point on a valid transition) on or before this CK edge. A valid transition is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were previously in progress on the bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW, or transitioning from high to low at this time, depending on tDQSS. - 8. A maximum of eight Auto refresh commands can be posted to any given DDR SDRAM device. - 9. For command/address input slew rate >= 1.0 V/ns. Slew rate is measured between VOH (AC) and VOL (AC). - 10. For command/address input slew rate >= 0.5 V/ns and < 1.0 V/ns. Slew rate is measured between VOH (AC) and VOL (AC). - 11. CK/CK slew rates are >= 1.0 V/ns. - 12. These parameters guarantee device timing, but they are not necessarily tested on each device, and they may be guaranteed by design or tester characterization. - 13. For each of the terms in parentheses, if not already an integer, round to the next highest integer. t CK is equal to the actual system clock cycle time. For example, for PC2100 at CL= 2.5, t DAL = (15ns/7.5ns) +(20ns/7.0ns) = 2 + 3 = 5. - 14. An input setup and hold time derating table is used to increase t IS and t IH in the case where the input slew rate is below 0.5 V/ns. | Input Slew Rate | Delta (tIS) | Delta (tIH) | Unit | Note | |-----------------|-------------|-------------|------|------| | 0.5 V/ns | 0 | 0 | ps | 1, 2 | | 0.4 V/ns | +50 | 0 | ps | 1, 2 | | 0.3 V/ns | +100 | 0 | ps | 1, 2 | - Input slew rate is based on the lesser of the slew rates determined by either V IH (AC) to V IL (AC) or V IH (DC) to V IL (DC), similarly for rising transitions. - 2. These derating parameters may be guaranteed by design or tester characterization and are not necessarily tested on each device. - 15. An input setup and hold time derating table is used to increase t DS and t DH in the case where the I/O slew rate is below 0.5 V/ns. | Input Slew Rate | Delta (tDS) | Delta (tDH) | Unit | Note | |-----------------|-------------|-------------|------|------| | 0.5 V/ns | 0 | 0 | ps | 1, 2 | | 0.4 V/ns | +75 | +75 | ps | 1, 2 | | 0.3 V/ns | +150 | +150 | ps | 1, 2 | - I/O slew rate is based on the lesser of the slew rates determined by either V IH (AC) to V IL (AC) or V IH (DC) to V IL (DC), similarly for rising transitions. - 2. These derating parameters may be guaranteed by design or tester characterization and are not necessarily tested on each device. - 16. An I/O Delta Rise, Fall Derating table is used to increase t DS and t DH in the case where DQ, DM, and DQS slew rates differ. | Delta Rise and Fall Rate | Delta (tDS) | Delta (tDH) | Unit | Note | |--------------------------|-------------|-------------|------|------| | 0.0 ns/V | 0 | 0 | ps | 1-4 | | 0.25 ns/V | +50 | +50 | ps | 1-4 | | 0.5 ns/V | +100 | +100 | ps | 1-4 | - Input slew rate is based on the lesser of the slew rates determined by either V IH (AC) to V IL (AC) or V IH (DC) to V IL (DC), similarly for rising transitions. - 2. Input slew rate is based on the larger of AC to AC delta rise, fall rate and DC to DC delta rise, fall rate. - 3. The delta rise, fall rate is calculated as: [1/(slew rate 1)] [1/(slew rate 2)] For example: slew rate 1 = 0.5 V/ns; slew rate 2 = 0.4 V/ns. Delta rise, fall = (1/0.5) - (1/0.4) [ns/V] = -0.5 ns/V Using the table above, this would result in an increase in t DS and t DH of 100 ps. - 4. These derating parameters may be guaranteed by design or tester characterization and are not necessarily tested on each device. ### **Package Dimensions** Note: All dimensions are typical with tolerances of +/- 0.15 unless otherwise stated. Units: Millimeters (Inches) # PC2100 Unbuffered DDR SO-DIMM ## **Revision Log** | Rev | Date | Modification | |-----|-------------|---------------------------------------------------------------------------------------------| | 0.1 | 08/2002 | Preliminary Release | | 0.0 | 00/0000 | Added t <sub>PDEX</sub> (Power down exit time) to AC Timing Table | | 0.2 | 09/2002 | Updated I <sub>DD</sub> values for PC2100 in Operating, Standby, and Refresh Currents Table | | 1.0 | 09/2002 | Official Release | | 1.1 | 09/2002 | Fixed side view of Package Dimensions Diagram | | 1.2 | 10/2002 | Updated I <sub>DD7</sub> value to 1380 mA in Operating, Standby, and Refresh Currents Table | | 1.3 | 11/2002 | Updated I <sub>DD6</sub> value to 8 mA in Operating, Standby, and Refresh Currents Table | | | 1.4 01/2003 | Updated I <sub>DD6</sub> value to 12 mA in Operating, Standby, and Refresh Currents Table | | 1.4 | | Removed DDR333 (-6K) speed grade | | 1.5 | 01/2003 | Updated Operating, Standby, and Refresh Currents Table |