## **Power MOSFET**

# 20 V, 4.1 A, Dual N-Channel ChipFET™

#### **Features**

- Low R<sub>DS(on)</sub> and Fast Switching Speed
- Leadless ChipFET Package has 40% Smaller Footprint than TSOP-6
- Excellent Thermal Capabilities Where Heat Transfer is Required
- Pb-Free Package is Available

### **Applications**

- DC-DC Buck/Boost Converters
- Battery and Low Side Switching in Portable Equipment Such as MP3 Players, Cell Phones, DSCs and PDAs
- Level Shifting

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                         |                        |                                              | Symbol                               | Value         | Unit |
|-------------------------------------------------------------------|------------------------|----------------------------------------------|--------------------------------------|---------------|------|
| Drain-to-Source Voltage                                           |                        |                                              | V <sub>DSS</sub>                     | 20            | V    |
| Gate-to-Source Voltage                                            |                        |                                              | $V_{GS}$                             | ±12           | V    |
| Continuous Drain                                                  | Steady                 | T <sub>J</sub> = 25 °C                       | I <sub>D</sub>                       | 3.0           | Α    |
| Current                                                           | State                  | T <sub>J</sub> = 85 °C                       |                                      | 2.2           |      |
|                                                                   | t ≤ 5 s                | $T_J = 25  ^{\circ}C$                        |                                      | 4.1           |      |
| Power Dissipation                                                 | Steady                 | Steady T <sub>J</sub> = 25 °C P <sub>D</sub> | $P_{D}$                              | 1.13          | W    |
|                                                                   | State                  | T <sub>J</sub> = 85 °C                       |                                      | 0.59          |      |
|                                                                   | t ≤ 5 s                | T <sub>J</sub> = 25 °C                       |                                      | 2.1           |      |
| Pulsed Drain Current                                              | t <sub>p</sub> = 10 μs |                                              | I <sub>DM</sub>                      | 12            | Α    |
| Operating Junction and Storage Temperature                        |                        |                                              | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>150 | ç    |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s) |                        |                                              | T <sub>L</sub>                       | 260           | °C   |

## THERMAL RESISTANCE RATINGS

| Parameter                                   | Symbol          | Max | Unit |
|---------------------------------------------|-----------------|-----|------|
| Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 110 | °C/W |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

 Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.27 in sq [1 oz] including traces).



## ON Semiconductor®

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 20 V                 | 60 mΩ @ 4.5 V           | 4.1 A              |
| 20 V                 | 80 mΩ @ 2.5 V           | ,                  |



N-Channel MOSFET



ChipFET CASE 1206A STYLE 2



C8 = Specific Device Code
M = Month Code

#### ORDERING INFORMATION

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| NTHD4508NT1  | ChipFET              | 3000/Tape & Reel      |
| NTHD4508NT1G | ChipFET<br>(Pb-Free) | 3000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

## $\textbf{ELECTRICAL CHARACTERISTICS} \ (T_J = 25^{\circ}C \ unless \ otherwise \ noted)$

| Parameter                         | Symbol               | Test Conditions                                                         | Min | Тур  | Max  | Units |
|-----------------------------------|----------------------|-------------------------------------------------------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS               |                      |                                                                         |     |      |      |       |
| Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V                                                   | 20  |      |      | V     |
| Zero Gate Voltage Drain Current   | I <sub>DSS</sub>     | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 16 V                           |     |      | 1.0  | μΑ    |
|                                   |                      | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 16 V, T <sub>J</sub> = 125°C   |     |      | 10   |       |
| Gate-to-Source Leakage Current    | I <sub>GSS</sub>     | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 12 \text{ V}$                       |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 2)       |                      |                                                                         |     |      |      |       |
| Gate Threshold Voltage            | V <sub>GS(TH)</sub>  | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                      | 0.6 |      | 1.2  | V     |
| Drain-to-Source On-Resistance     | R <sub>DS(on)</sub>  | V <sub>GS</sub> = 4.5, I <sub>D</sub> = 3.1 A                           |     | 60   | 75   | mΩ    |
|                                   |                      | V <sub>GS</sub> = 2.5, I <sub>D</sub> = 2.3 A                           |     | 80   | 115  | 1     |
| Forward Transconductance          | 9 <sub>FS</sub>      | $V_{DS} = 10 \text{ V}, I_D = 3.1 \text{ A}$                            |     | 6.0  |      | S     |
| CHARGES AND CAPACITANCES          |                      |                                                                         |     |      |      |       |
| Input Capacitance                 | C <sub>ISS</sub>     |                                                                         |     | 180  |      | pF    |
| Output Capacitance                | Coss                 | $V_{GS} = 0 \text{ V, f} = 1.0 \text{ MHz,}$<br>$V_{DS} = 10 \text{ V}$ |     | 80   |      | 1     |
| Reverse Transfer Capacitance      | C <sub>RSS</sub>     | VDS = 10 V                                                              |     | 25   |      | 1     |
| Total Gate Charge                 | Q <sub>G(TOT)</sub>  |                                                                         |     | 2.6  | 4.0  | nC    |
| Threshold Gate Charge             | Q <sub>G(TH)</sub>   | $V_{GS} = 4.5 \text{ V}, V_{DS} = 10 \text{ V},$                        |     | 0.5  |      | 1     |
| Gate-to-Source Charge             | $Q_{GS}$             | I <sub>D</sub> = 3.1 A                                                  |     | 0.6  |      | 1     |
| Gate-to-Drain Charge              | $Q_{GD}$             | 1                                                                       |     | 0.7  |      | 1     |
| SWITCHING CHARACTERISTICS (Note   | : 3)                 |                                                                         | •   | •    | •    |       |
| Turn-On Delay Time                | t <sub>d(ON)</sub>   |                                                                         |     | 5.0  | 10   | ns    |
| Rise Time                         | t <sub>r</sub>       | $V_{GS} = 4.5 \text{ V}, V_{DS} = 16 \text{ V},$                        |     | 15   | 30   | 1     |
| Turn-Off Delay Time               | t <sub>d(OFF)</sub>  | $I_D = 3.1 \text{ A}, R_G = 2.5 \Omega$                                 |     | 10   | 20   | 1     |
| Fall Time                         | t <sub>f</sub>       |                                                                         |     | 3.0  | 6.0  | 1     |
| DRAIN-SOURCE DIODE CHARACTER      | ISTICS               |                                                                         | •   |      | •    |       |
| Forward Diode Voltage             | $V_{SD}$             | $V_{GS} = 0 \text{ V}, I_S = 3.1 \text{ A}$                             |     | 0.75 | 1.15 | V     |
| Reverse Recovery Time             | t <sub>RR</sub>      |                                                                         |     | 12.5 |      | ns    |
| Charge Time                       | ta                   | $V_{GS} = 0 \text{ V, } I_{S} = 1.5 \text{ A,}$                         |     | 9.0  |      |       |
| Discharge Time                    | tb                   | dl <sub>S</sub> /dt = 100 A/μs                                          |     | 3.5  |      |       |
| Reverse Recovery Charge           | Q <sub>RR</sub>      | 1                                                                       |     | 6.0  |      | nC    |

Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
 Switching characteristics are independent of operating junction temperatures.

## TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted)



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance vs. Gate-to-Source Voltage



Figure 4. On–Resistance vs. Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature



Figure 6. Drain-to-Source Leakage Current vs. Voltage

## TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted)



GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)

Figure 7. Capacitance Variation

Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current

#### **SOLDERING FOOTPRINTS\***



Figure 11. Basic

Figure 12. Style 2

#### **BASIC PAD PATTERNS**

The basic pad layout with dimensions is shown in Figure 11. This is sufficient for low power dissipation MOSFET applications, but power semiconductor performance requires a greater copper pad area, particularly for the drain leads.

The minimum recommended pad pattern shown in Figure 12 improves the thermal area of the drain connections (pins 5, 6, 7, 8) while remaining within the confines of the basic

footprint. The drain copper area is 0.0019 sq. in. (or 1.22 sq. mm). This will assist the power dissipation path away from the device (through the copper lead–frame) and into the board and exterior chassis (if applicable) for the single device. The addition of a further copper area and/or the addition of vias to other board layers will enhance the performance still further.

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- MOLD GATE BURRS SHALL NOT EXCEED 0.13 MM PER SIDE.
   LEADFRAME TO MOLDED BODY OFFSET IN
- LEADFRAME TO MOLDED BODY OFFSET IN
  HORIZONTAL AND VERTICAL SHALL NOT EXCEED
   0.08 MM.
- DIMENSIONS A AND B EXCLUSIVE OF MOLD GATE BURRS.
- 6. NO MOLD FLASH ALLOWED ON THE TOP AND
- BOTTOM LEAD SURFACE.
  7. 1206A-01 AND 1206A-02 OBSOLETE. NEW STANDARD IS 1206A-03.

|     | MILLIMETERS |      | INCHES    |       |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 2.95        | 3.10 | 0.116     | 0.122 |  |
| В   | 1.55        | 1.70 | 0.061     | 0.067 |  |
| С   | 1.00        | 1.10 | 0.039     | 0.043 |  |
| D   | 0.25        | 0.35 | 0.010     | 0.014 |  |
| G   | 0.65 BSC    |      | 0.025 BSC |       |  |
| J   | 0.10        | 0.20 | 0.004     | 0.008 |  |
| K   | 0.28        | 0.42 | 0.011     | 0.017 |  |
| L   | 0.55 BSC    |      | 0.022 BSC |       |  |
| M   | 5°          | NOM  | 5° NOM    |       |  |
| S   | 1.80        | 2.00 | 0.072     | 0.080 |  |

ChipFET is a trademark of Vishay Siliconix.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free LISA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.