# HORIZONTAL DEFLECTION POWER DRIVER - CONTROLLED DRIVING OF THE POWER TRANSISTOR DURING TURN ON AND OFF PHASE FOR MINIMUM POWER DISSIPATION AND HIGH RELIABILITY - HIGH SOURCE AND SINK CURRENT CAPA-BILITY - DISCHARGE CURRENT DERIVED FROM PEAK CHARGE CURRENT - CONTROLLED DISCHARGE TIMING - DISABLE FUNCTION FOR SUPPLY UNDER VOLTAGE AND NONSYNCHRONOUS OPER-ATION - PROTECTION FUNCTION WITH HYSTERESIS FOR OVERTEMPERATURE - OUTPUT DIODE CLAMPING - LIMITING OF THE COLLECTOR PEAK CUR-RENT OF THE DEFLECTION POWER TRAN-SISTOR DURING TURN ON PERIOD - SPECIAL REMOTE FUNCTION WITH DELAY TIME TO SWITCH ON THE OUTPUT ## DESCRIPTION The TDA 8140 is a monolithic integrated circuit designed to drive the horizontal deflection power transistor. The current source characteristic of this device is adapted to the on-linear current gain behaviour of the power transistor providing a minimum power dissipation. The TDA 8140 is internally protected against short circuit and thermal overload. ## CONNECTION DIAGRAM ## **BLOCK DIAGRAM** ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|-----------------------|--------------------|------| | Vcc | DC Supply Voltage | 18 | V | | Id | Output Current | Internally Limited | | | P <sub>tot</sub> | Power Dissipation | Internally Limited | | | T <sub>stg</sub> | Storage Temperature | - 40 to 150 | °C | | Ti | Junction Temperature | - 40 to 150 | °C | | Top | Operating Temperature | 0 to 70 | °C | ## THERMAL DATA | R <sub>th j-amb</sub> | Thermal Resistance Junction-ambient | Max | 70 | °C/W | |-----------------------|-------------------------------------|-----|----|------| | Rth j-case | Thermal Resistance Junction-case | Max | 15 | °C/W | ## PIN FUNCTION | Pin | Name | Function | | | | |------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | Output | Device Output | | | | | 2 | V <sub>CC</sub> | Supply Voltage | | | | | 3 | Sense Input | Input voltage that determines output current. | | | | | 4 | Sense GND | Reference Ground for Input Voltage at Sense Input | | | | | 5 | C <sub>EXT</sub> | Capacitor between this terminal and Sense Ground determines tourrent slope dl <sub>0</sub> /d <sub>1</sub> during off phase. | | | | | 6 | Special Remote/Standby | Low level at this input sets the device after a delay time t <sub>dr</sub> in the standby mode independent from control input (2nd priority) (in standard applications pin 6 must be left unconnected). | | | | | 7 | Control Input | High level at this input switches the BU508 off, low level switches the BU508 on. | | | | | 8 | Protection and Remote<br>Standby Input | A high level at this input switches the BU508 off independent from a other inputs (1st priority). | | | | | 9-16 | Power Ground | Common Ground | | | | # **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 12 \text{ V}, T_{amb} = 25 \text{ }^{\circ}\text{C}$ unless otherwise specified) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | |------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------|------------|--------------|----------|--| | Vcc | Supply Voltage | | 7 | | 18 | V | | | la | Quiescent Current | All Inputs Open | 10 | 15 | 25 | mA | | | Ipo | Positive Output Current (source) | | 1.5 | | | Α | | | Ino | Negative Output Current (sink) | | 2 | | | Α | | | 100 | Positive quiescent output current forcing the output to 6 V and the sense input to ground output externally forced to 6 V. | Remote Input 1<br>Remote Input 0 | 120<br>50 | 150<br>80 | 200<br>100 | mA<br>mA | | | 9on | Transconductance ON Phase | Remote Input 1 | 1.8 | 2.0 | 2.2 | | | | goff | Transconductance OFF Phase | Remote Input 1 | 1.8 | 2.0 | 2.2 | AV | | | <b>G</b> REMOTE | Transconductance Standby Mode | Remote Input 0 | 0.675 | 0.75 | 0.825 | | | | 15 | Current Source Pin 5 | V <sub>6</sub> = 500 mV | 135 | 165 | 200 | μА | | | Rins | Sense Input Resistance | V <sub>S</sub> > 0<br>V <sub>S</sub> < 0 | 0.7<br>0.35 | 1<br>0.5 | 1.3<br>0.7 | kΩ<br>kΩ | | | lins | Sense Input Bias Current | V <sub>S</sub> = 0<br>Remote Input = 1 | - 200 | - 300 | - 400 | μА | | | R <sub>SYN</sub> | Synchronous Detection Input<br>Resistance | V <sub>SYN</sub> < 7 V<br>V <sub>SYN</sub> > 7 V | 30<br>7 | 60<br>10 | 150<br>15 | kΩ<br>kΩ | | | V <sub>THS</sub> | Threshold Voltage of the<br>Synchronous Detection Input | | 1 | 1.8 | 2.8 | ٧ | | | VSYN | Sync Detect Input Voltage | | | | 30 | V | | | V <sub>THA</sub> | Threshold Voltage of Control Input | | 1.5 | 2 | 2.5 | V | | | I <sub>INA</sub> | Pull up Current of Control Input | 0 < V <sub>IN</sub> < V <sub>THA</sub><br>V <sub>IN</sub> > V <sub>THA</sub> + 0.5 V | - 50<br>- 1 | - 100<br>0 | - 160<br>+ 1 | μA<br>μA | | | V <sub>THB</sub> | Threshold Voltage Remote Input | | 1.5 | 2 | 2.5 | V | | # **ELECTRICAL CHARACTERISTICS** (continued) | Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit | |-----------------------------------|------------------------------------------------------------------------|------------------------------------------------------|-------------|-------------------------------|--------------|--------------------------| | I <sub>INB</sub> | Pull up Current of the Remote Input | $0 < V_{IN} < V_{THB}$<br>$V_{IN} > V_{THB} + 0.5 V$ | - 50<br>- 1 | - 100<br>0 | - 160<br>+ 1 | μ <b>Α</b><br>μ <b>Α</b> | | t <sub>dr</sub> | Remote Delay Time 1) | | 190 | 250 | 300 | μs | | t <sub>don</sub> | On Delay Time | | | 3 | 4.5 | μS | | V <sub>CC</sub> -V <sub>OUT</sub> | Output Voltage Drop for Ip0 = 1 A | | 2 | 2.8 | 3 | V | | V <sub>CC ON</sub> | Supply Voltage for Device "ON" | I <sub>0</sub> ≥ 0 | 5.8 | 6.4 | 7.0 | V | | V <sub>CC OFF</sub> | Supply Voltage for Device "OFF" (output internally switched to ground) | | 5.6 | V <sub>CC ON</sub><br>- 0.2 V | 6.8 | V | | V <sub>S limit</sub> | Sense Limit Voltage 2) | | 0.8 | 0.9 | 1 | V | Notes: 1. When the remote input goes from HIGH to LOW the BU508 is switched off and it remains in this condition for the time to. 2. The sense input voltage Vs is internally limited and results in a limited positive output current to = q Vs limit. Note that The sense input voltage V<sub>S</sub> is internally limited and results in a limited positive output current I<sub>p0</sub> = g V<sub>S</sub> limit. Note that due to the storage time t<sub>S</sub> of the BU508 limiting of V<sub>S</sub> leads to a reduced base current of the BU508 and the output current I<sub>0</sub> is going to the positive quiescent current I<sub>00</sub>. ### TRUTH TABLE | Logic Inputs | | Output I <sub>o</sub> | | | | |--------------|----------------|-------------------------|-----------|-----------------|--| | Input | Remote/Standby | | Mode | | | | 0 | Floating or 1 | I <sub>0</sub> > 0 | BU508 ON | Normal Function | | | ing or 1 | Floating or 1 | 10 < 0 3) | BU508 OFF | Normal Function | | | Х | 0 | I <sub>0</sub> < 0 3) | BU508 OFF | | | | | | 0 < t < t <sub>dr</sub> | | Remote/Standb | | | Х | 0 | I <sub>0</sub> > 0 | BU508 ON | Function | | | | | t > td <sub>r</sub> | | | | <sup>3)</sup> Io < 0 means that the sink current flows into the output to ground. Figure 1: Large Screen Application. Figure 2: P.C. Board and Components Layout of the Fig. 1 (1:1 scale). # COMPONENTS LIST FOR TYPICAL APPLICATION | CRT | 22"/26" 100° | 14"/20" 90° | CRT | 22"/26" 100° | 14"/20" 90 | |-----|--------------|-------------|-----|--------------|------------| | Ca | 47 μF | 47 μF | R₀ | 4.7 Ω | 4.7 Ω | | Ro | 27 Ω 2W | 27 Ω 1 W | Сь | 47 nF | 47 nF | | Co | 220 μF | 220 μF | Rs | 0.15 Ω | 0.1 Ω | | Lo | 10 μΗ | 10 μΗ | Cs | 1 nF | 1 nF | Figure 3. ### APPLICATION INFORMATION The conventional deflection system is shown in fig. 4 the driving circuit consists of a bipolar power transistor driven by a transformer and a medium power element plus some passive components. During the active deflection phase the collector current of the power transistor is linear rising and the driving circuitry must be adapted to the required base current in order to ensure the power transistor saturation. According to the limited components number the typical approach of the present TVs provides only a rough approximation of this objective; in fig. 5 we give a comparison between the typical real base current and the ideal base current waveform and the collector waveform. The marked area represents a useless base current which gives an additional power dissipation on the power transistor. Furthermore during the turn-ON and turn-OFF transient phase of the chassis the power transistor is extremely stressed when the conventional network cannot guarantee the saturation; for this reason, generally, the driving circuit must be carefully designed and is different for each deflection system. The new approach, using the TDA 8140, overcomes these restrictions by means of a feedback principle. As shown in fig. 5, at each instant of time the ideal base current of the power transistor results from its collector current divided by such current gain which ensure the saturation; thus the required base current $l_b$ can be easily generated by a feedback transconductance amplifier $g_m$ which senses the deflection current across the resistor $R_s$ at the emit- ter of the power transistor and delivers : $$I_b = Rs \cdot g_m \cdot I_e$$ The transconductance must only fulfill the condition: $$\frac{1}{1 + \beta \min}$$ $\cdot$ $\frac{1}{Rs}$ < gm < $\frac{1}{Rs}$ Where $\beta_{min}$ is the minimum current gain of the transistor. This method always ensures the correct base current and acts time independent on principle. For the turn-OFF, the base of the power transistor must be discharged by a quasi linear time decreasing current as given in fig. 3. Conventional driver systems inherently result into a stable condition with a constant peak current magnitude. This is due to the constant base charge in the turn-ON phase independent from the collector current; hence a high peak current results into a low storage time of the transistor because the excess base charge is a minimum and vice versa. In the active deflection the required function, high peak current-fast switch-OFF and low peak current-slow switch-OFF, is obtained by a controlled base discharge current for the power transistor; the negative slope of this ramp is proportional to the actual sensed current. As a result, the active driving system even improves the sharpness of vertical lines on the screen compared with the traditional solution due to the increased stability factor of the loop represented as the variation of the storage time versus the collector peak current. Figure 4 : Conventional Horizontal Deflection System For TVs. Figure 5: Waveforms of Collector and Base Current. #### CIRCUIT DESCRIPTION Fig. 6 show the block diagram of the TDA 8140, the circuit consists of an input traansconductance amplifier composed by Q1, Q2, Q3 and Q4. The symmetrical output current is fed into the load resistor R1 and R2; the two amplifiers V1 and V2 realize a floating voltage to current converter which can drive 1.2 A sink current and 2 A source current for a wide common output range. So, the overall transconductance results into: $$g_m = \begin{array}{ccc} R1 + R2 & 1 \\ \hline R3 & R5 \end{array}$$ A current source $I_1$ generates a drop of 70 mV across the resistor R4 which provides an output bias current of 140 mA; the control input determines the turn ON/OFF function. in the ON phase, Q5 shorts the external capacitor $C_{\rm h}$ within the input voltage range 0 < $V_{\rm in}$ < 750 mV the element realizes the transconductance function; lower voltages are clamped by the D1/Q6 configuration. For input voltages higher than 750 mV, Q7 limits the maximum output current at 1.5 A peak. In the turn-OFF mode, C<sub>t</sub> will be charged by the conrolled source I<sub>2</sub> which is proportional to the input voltage, by this way, the output current decreases quasi linear and the system stability is reached. During the flyback phase, the IC is enabled via the sync. detector input; this function with the limited sink and source current together with the undervoltage turn-OFF and a chip temperature sensor ensure a complete protection of the IC. In fig. 7 is shown the application diagram of the TDA 8140, the few external component and the automatic handling possibility ensures a lower application cost versus the conventional approach shown in fig. 4. In fig. 5 is shown the currents and voltages waveforms of the driver circuit of fig. 7, as to be seen, the driving charge lb ton has been reduced at minimum. The power dissipation on this application condition is about 1.3 W and fig. 9 and 10 show two ways of heatsinking. In the first case, a PCB copper area is used as a heatsink L= 65 mm while in the second case, the device is soldered to an external heatsink; in both examples, the thermal resistance junction ambient is 35 °C/W. The presence of thermal shut-down circuit does mean that the heatsink can have a smaller factor of safety compared with that of a conventional circuit. If for any reason, the junction temperature increases up to 150 °C, the thermal shut-down simply switched-OFF the device. Figure 6: Block Diagram of the Integrated Horizontal Driver. Figure 7: Integrated Horizontal Driver. Figure 8: Signal Diagrams of the Driver Circuits. Figure 9 : Example of Heatsink Using P.C Board Copper (L = 65 mm). Figure 10 : Example of an External Heatsink.