CMOS 8-Bit Microcontroller ## TMP86CH87U, TMP86CM87U The TMP86CH87/M87 are high speed and high performance 8-bit single chip microcomputers with small package. The MCU contain CPU core, ROM, RAM, CAN controller 2.0B, multirole timer counter, SEI and UART, 10-bit AD converter, and two clock generators on a chip. | Product No. | ROM | RAM | Package | OTP MCU | |-------------|---------------|--------------|----------------------|---------------| | TMP86CH87U | 16 K × 8 bits | 1 K O h.: to | D L OFD44 1010 0 00D | TM/D0CDM/0711 | | TMP86CM87U | 32 K × 8 bits | 1 K × 8 bits | P-LQFP44-1010-0.80B | TMP86PM87U | #### **Features** - ◆ 8-bit single chip microcomputer TLCS-870/C series - Instruction execution time: $0.25 \mu s$ (fc = 16 MHz) $122 \,\mu s$ (fs = $32.768 \, kHz$ ) - ◆ 132 Types and 731 basic instructions - ◆ Interrupt sources: 23 factors (External: 6, Internal: 17) - ◆ Input/Output ports: 35 pins - 16-bit Timer/Counter: 1 ch - Timer, PPG output, Pulse width measurement, Pulse duty measurement, Event counter - ▶ 8-bit Timer/Counter: 2 ch - Timer, PDO output, Event counter, PWM output, PPG modes - Time Base Timer - Divider output function - Watchdog Timer - Interrupt source/Internal Reset (programmable) - For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions. - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA - making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments traffic signal instruments control instruments medical instruments. transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's - The products described in this document are subject to the foreign exchange and foreign trade laws - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. 86CH87-1 2002-12-04 - ◆ CAN controller 2.0B: 1 ch (Max 800 Kbps at 16 MHz) - ♦ Serial interface - SEI (MSB/LSB Max: 4 Mbps at 16 MHz) - 8-bit UART: 1ch - ♦ 10-bit successive approximate type AD converter - Analog input: 14 ch - ♦ Key-on wake up: 4 ch - ◆ Power saving operating modes (9 modes) - STOP mode: Oscillation stops. Battery/Capacitor back-up. Port output hold/High-impedance. - SLOW 1 mode: Low power consumption operation using low-frequency clock (High-frequency stop) - SLOW 2 mode: Low power consumption operation using low-frequency clock (High-frequency run) - IDLE 0 mode: CPU stops, and peripherals operate using high-frequency clock of Time-Base-Timer. - Release by INTTBT interrupt. - IDLE 1 mode: CPU stops, and peripherals operate using high-frequency clock. - Release by interrupts. - IDLE 2 mode: CPU stops, and peripherals operate using high and low frequency clock. - Release by interrupts. - SLEEP 0 mode: CPU stops, and peripherals operate using low-frequency clock of Time-Base-Timer. - Release by INTTBT interrupt. - SLEEP 1 mode: CPU stops, and peripherals operate using low-frequency clock. - Release by interrupts. - SLEEP 2 mode: CPU stops, and peripherals operate using high and low-frequency clock. - Release by interrupts. - \* When using the CAN Controller, the low-frequency oscillator cannot be used. - Dual clock operation - ♦ Wide operating voltage: 4.5 to 5.5 V at 16 MHz/32.768 kHz ### Pin Assignments (Top View) \* The CAN transmit/receive pins have their connected ports changed depending on how the Multifunction Register (MULSEL) is set. For details, see Section 2.2.1, "P0 Port." # **Block Diagram** # Pin Functions (1/2) | Pin Name | Input/Output | F | unction | | | | | | |--------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|--| | P07 (TC1, INT4) | I/O (I/O) | Timer/Counter 1 input/External interrupt input 4 | | | | | | | | P06 (INT3, PPG) | I/O (Output) | | External interrupt input 3/PPG output | | | | | | | P05 ( <del>SS</del> ) | I/O (Input) | 1 | SEI master slave change input | | | | | | | P04 (MISO/Rx) | 1/0 (1/0) | 8-bit programmable input/output ports.<br>Each bit of these ports can be<br>individually configured as an input or | SEI master input, slave output/ | | | | | | | P03 (MOSI/Tx) | I/O (I/O) | output under software control. When used as function, the latch must be set to "1". | SEL master output slave input/ | | | | | | | P02 (SCLK) | I/O (I/O) | Nch O.D output function. | SEI serial clock input/output pin | | | | | | | P01 (RxD/Rx) | I/O (Input) | | UART data input/CAN receiving data input | | | | | | | P00 (TxD/Tx) | I/O (Output) | | UART data output/CAN transmitting data output | | | | | | | P17 | I/O (I/O) | | | | | | | | | P16 | I/O (I/O) | | | | | | | | | P15 (INT2) | I/O (Input) | 8-bit programmable input/output | External interrupt input 2 | | | | | | | P14 | I/O (I/O) | ports (tri-state). Each bit of these ports can be individually configured as an | | | | | | | | P13 | 1/0 (1/0) | input or output under software control. | | | | | | | | P12 (DVO) | I/O (Output) | When used as function, the latch must be set to "1". | Divider output | | | | | | | P11 (INT1) | I/O (Input) | | External interrupt input 1 | | | | | | | P10 (ĪNTO) | I/O (Input) | | External interrupt input 0 | | | | | | | P22 (Tx, XTOUT) | I/O (Output) | | Resonator connecting pins (32.768 kHz) For inputting external clock, XTIN is used and | | | | | | | P21 (Rx, XTIN) | I/O (Input) | 3-bit programmable input/output ports. When used as input port and function, the latch must be set to "1". | 1 . 3 | | | | | | | P20 (ĪNT5, STOP) | I/O (Input) | | External interrupt input 5 or STOP mode release signal input | | | | | | | P37 (AIN5, STOP5) | I/O (Input) | | STOP mode release signal input 5 | | | | | | | P36 (AIN4, STOP4) | I/O (Input) | | STOP mode release signal input 4 | | | | | | | P35 (AIN3, STOP3) | I/O (Input) | 8-bit programmable input/output ports | STOP mode release signal input 3 AD converter | | | | | | | P34 (AIN2, STOP2) | I/O (Input) | (tri-state). Each bit of these ports can be | STOP mode release signal input 2 analog input | | | | | | | P33 (AIN1) | I/O (Input) | individually configured as an input or output under software control. | | | | | | | | P32 (AIN0) | I/O (Input) | When used as function and analog | | | | | | | | P31 (TC4, PDO4,<br>PWM4, PPG4) | I/O (I/O) | inputted, the latch must be set to "1". | Timer/Counter 4 input, PDO, PWM, PPG output | | | | | | | P30 (TC3, PDO3, PWM3) | I/O (I/O) | | Timer/Counter 3 input, PDO, PWM output | | | | | | | P47 (AIN17) | I/O (I/O) | | | | | | | | | P46 (AIN16) | I/O (I/O) | | | | | | | | | P45 (AIN15) | 1/0 (1/0) | 8-bit programmable input/output ports | | | | | | | | P44 (AIN14) | I/O (I/O) | (tri-state). Each bit of these ports can be individually configured as an input or | AD convertes analog instit | | | | | | | P43 (AIN13) | I/O (I/O) | output under software control. | AD converter analog input | | | | | | | P42 (AIN12) | I/O (I/O) | When used as analog inputted, the latch must be set to "1". | | | | | | | | P41 (AIN11) | I/O (I/O) | | | | | | | | | P40 (AIN10) | I/O (I/O) | | | | | | | | # Pin Functions (2/2) | Pin Name | Input/Output | Function | | | | | | |-----------|---------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | XIN, XOUT | Input, Output | Resonator connecting pins for high-frequency clock. For inputting external clock, XIN is used and XOUT is opened. | | | | | | | RESET | Input | SET signal input | | | | | | | TEST | Input | TEST pin for out-going test. Be fixed to low. | | | | | | | VDD, VSS | Power Supply | + 5 V, 0 (GND) | | | | | | | VAREF | | Analog reference voltage input (High) | | | | | | | AVDD | Analog Power Supply | AD circuit power supply | | | | | | | AVSS | Jappiy | GND pin for AD converter | | | | | | #### **Operational Description** #### 1. CPU Core Functions The CPU core consists of a CPU, a system clock controller, and an interrupt controller. This section provides a description of the CPU core, the program memory, the data memory, the external memory interface, and the reset circuit. #### 1.1 Memory Address Map The TMP86CH87/M87 memory consist of 4 blocks: ROM, RAM, SFR (Special Function Register) and DBR (Data Buffer Register). They are all mapped in 64 Kbyte address space. Figure 1-1 shows the TMP86CH87/M87 memory address map. The general-purpose register banks are not assigned to the RAM address space. Figure 1-1. Memory Address Maps #### 1.2 Program Memory (ROM) The TMP86CH87 has a 16 K×8-bit (address $C000_H$ to $FFFF_H$ ), TMP86CM87 has a 32 K×8-bit (address $8000_H$ to $FFFF_H$ ) of program memory (mask programmed ROM). However, placing program memory on the internal RAM is deregulated if a certain procedure is executed (See 2.4.5 Address trap). #### **Electrical Characteristics** **Absolute Maximum Ratings** $(V_{SS} = 0 V)$ | Parameter | Symbol | Pins | Rating | Unit | |--------------------------------------------|-----------------------------------|---------------------------------|--------------------------------|------| | Supply Voltage | $V_{DD}$ | | - 0.3 to 6.5 | | | Input Voltage | $V_{IN}$ | | - 0.3 to V <sub>DD</sub> + 0.3 | | | Output Valtage | V <sub>OUT1</sub> | P21, P22, RESET, Tri-state Port | - 0.3 to V <sub>DD</sub> + 0.3 | V | | Output Voltage | V <sub>OUT2</sub> | P20, Sink Open Drain Port | – 0.3 to 5.5 | | | | I <sub>OUT1</sub> I <sub>OH</sub> | P0, P1, P3, P4 Port | - 1.8 | | | Output Current (Per 1 pin) | I <sub>OUT2</sub> I <sub>OL</sub> | P1, P2, P3, P4 Port | 3.2 | | | | I <sub>OUT3</sub> I <sub>OL</sub> | P0 Port | 30 | | | | Σ I <sub>OUT1</sub> | P0, P1, P3, P4 Port | - 30 | mA | | Output Current (Total) | Σ I <sub>OUT2</sub> | P1, P2, P3, P4 Port | 60 | | | | Σ I <sub>OUT3</sub> | P0 Port | 80 | | | Power Dissipation [T <sub>opr</sub> = 85℃] | PD | | 350 | mW | | Soldering Temperature (time) | Tsld | | 260 (10 s) | | | Storage Temperature | Tstg | | – 55 to 150 | °C | | Operating Temperature | Topr | | – 40 to 85 | | Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. Recommended Operating Condition $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Pins | | Condition | Min | Max | Unit | |------------------|------------------|-------------------------|-----------------------------------------------------|-------------------|------------------------|----------------------|----------------| | | | | fc = 16 MHz | NORMAL1, 2 mode | | | | | | | | | IDLE0, 1, 2 mode | | | | | | | | | NORMAL1, 2 mode | | | | | Supply Voltage | $V_{DD}$ | | fc = 8 MHz | IDLE0, 1, 2 mode | 4.5 | 5.5 | | | | | | fs = | SLOW1, 2 mode | | | | | | | | 32.768 kHz | SLEEP0, 1, 2 mode | | | l <sub>v</sub> | | | | | | STOP mode | | | _ v | | | V <sub>IH1</sub> | Except Hysteresis input | $V_{DD} \ge 4.5 \text{ V}$ $V_{DD} < 4.5 \text{ V}$ | | V <sub>DD</sub> × 0.70 | | | | Input high Level | $V_{IH2}$ | Hysteresis input | | | $V_{DD} \times 0.75$ | $V_{DD}$ | | | | V <sub>IH3</sub> | | | | $V_{DD} \times 0.90$ | | | | | V <sub>IL1</sub> | Except Hysteresis input | $V_{DD} \ge 4.5 \text{ V}$ $V_{DD} < 4.5 \text{ V}$ | | | $V_{DD} \times 0.30$ | | | Input low Level | $V_{IL2}$ | Hysteresis input | | | 0 | $V_{DD} \times 0.25$ | | | | V <sub>IL3</sub> | | | | | $V_{DD} \times 0.10$ | | | Clask Francisco | fc | XIN, XOUT | V <sub>DD</sub> = 4.5 to 5.5 V | | 1.0 | 16.0 | MHz | | Clock Frequency | fs | XTIN, XTOUT | V <sub>DD</sub> | = 4.5 to 5.5 V | 30.0 | 34.0 | kHz | Note: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to. ## **DC Standard (tentatively Standard)** DC Characteristics $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Pins | Condition | Min | Тур. | Max | Unit | |------------------------|------------------|------------------------------------|--------------------------------------------------------------------|-----|------|-----|--------------| | Hysteresis Voltage | V <sub>HS</sub> | Hysteresis input | | - | 0.9 | _ | ٧ | | | I <sub>IN1</sub> | TEST | | | | | | | Input Current | I <sub>IN2</sub> | Sink Open Drain, Tri-state<br>Port | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V/0 V | _ | - | ± 2 | μA | | | I <sub>IN3</sub> | RESET, STOP | | | | | | | Input Resistance | R <sub>IN1</sub> | TEST Pull-Down | | _ | 70 | _ | $k_{\Omega}$ | | input Resistance | R <sub>IN2</sub> | RESET Pull-Up | | 100 | 220 | 450 | KAZ | | Output Leakage Current | I <sub>LO</sub> | Sink Open Drain, Tri-state<br>Port | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V/0 V | _ | - | ± 2 | μΑ | | Output High Voltage | V <sub>OH</sub> | P0, P1, P3, P4 Port | $V_{DD} = 4.5 \text{ V}, I_{OH} = -0.7 \text{ mA}$ | 4.1 | _ | - | | | Output Low Voltage | V <sub>OL</sub> | P1, P2, P3, P4 Port | $V_{DD} = 4.5 \text{ V}, I_{OL} = 1.6 \text{ mA}$ | _ | _ | 0.4 | ' | | Output Low Current | l <sub>OL</sub> | High Current Port (P0 Port) | $V_{DD} = 4.5 \text{ V}, V_{OL} = 1.0 \text{ V}$ | _ | 20 | - | | | Supply Current in | | | V <sub>DD</sub> = 5.5 V | | 10 | 4.5 | | | NORMAL 1, 2 mode | | | $V_{IN} = 5.3/0.2 \text{ V}$<br>fc = 16.0 MHz | - | '0 | 15 | | | Supply Current in | | | fs = 32.768 kHz | | 8 | 12 | | | IDLE 1, 2 mode | | | When using CAN controller | _ | l ° | 12 | mA | | Supply Current in | | | $V_{DD} = 5.5 V$ | | 7.5 | 9 | | | NORMAL 1, 2 mode | | | V <sub>IN</sub> = 5.3/0.2 V<br>fc = 16.0 MHz | _ | 7.5 | 9 | | | Supply Current in | | | fs = 32.768 kHz | _ | 5.5 | 6.5 | | | IDLE 0, 1, 2 mode | l , | | When not using CAN controller | _ | 3.3 | 0.5 | | | Supply Current in | I <sub>DD</sub> | | | _ | 15 | 35 | | | SLOW 1 mode | | | V <sub>DD</sub> = 5.5 V | | 13 | 33 | | | Supply Current in | | | $V_{DD} = 5.3 \text{ V}$<br>$V_{IN} = 5.3 \text{ V}/0.2 \text{ V}$ | | 7 | 25 | | | SLEEP 1 mode | | | $V_{IN} = 3.3 \text{ V/0.2 V}$ $fs = 32.768 \text{ kHz}$ | _ | _ ′ | 25 | ] , | | Supply Current in | | | 15 = 32.700 KHZ | | 6 | 25 | μΑ | | SLEEP 0 mode | | | | | | | | | Supply Current in | | | V <sub>DD</sub> = 5.5 V | | 0.5 | 15 | | | STOP mode | | | V <sub>IN</sub> = 5.3 V/0.2 V | | 0.5 | 13 | | Note 1: Typical values show those at Topr = 25°C, $V_{DD}$ = 5 V Note 2: Input current ( $I_{IN1}$ , $I_{IN3}$ ); The current through pull-up or pull-down resistor is not included. Note 3: IDD does not include IREF current. Note 4: The power supply current in STOP2 and SLEEP2 modes each are the same as in IDLE0, 1, and 2 modes. Note 5: The supply current in NORMAL 1, 2 and IDLE 1, 2 modes varies with use/non-use of the CAN controller. ### **AD Conversion Characteristics** (V<sub>SS</sub> = 0.0 V, 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Topr = -40 to 85°C) | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |-----------------------------------------------------|-------------------|-------------------------------------------------------------------------------------|------------------------|----------|-------------------|--------------| | Analog Reference Voltage | $V_{AREF}$ | | A <sub>VDD</sub> – 1.0 | _ | A <sub>VDD</sub> | | | Power Supply Voltage of | $A_{VDD}$ | | | $V_{DD}$ | | | | Analog Control Circuit | A <sub>VSS</sub> | | | $V_{SS}$ | | 1 v <b>1</b> | | Analog Reference Voltage Range (Note 4) | $\Delta V_{AREF}$ | V <sub>AREF</sub> – A <sub>VSS</sub> | 3.5 | - | _ | | | Analog Input Voltage | $V_{AIN}$ | | A <sub>VSS</sub> | - | V <sub>AREF</sub> | | | Power Supply Current of<br>Analog Reference Voltage | I <sub>REF</sub> | $V_{DD} = A_{VDD} = V_{AREF} = 5.5 \text{ V}$<br>$V_{SS} = A_{VSS} = 0.0 \text{ V}$ | _ | 0.6 | 1.0 | mA | | Non linearity | | | - | - | ± 2 | | | Zero Point Error | | $V_{DD} = A_{VDD} = 5.0 \text{ V},$ | - | - | ± 2 | LSB | | Full Scale Error | | $V_{AREF} = 5.0 \text{ V},$<br>$A_{VSS} = 0.0 \text{ V}$ | - | - | ± 2 | 1 220 | | Total Error | | 1 *** | - | _ | ± 2 | 1 | - Note 1: The total error includes all errors except a quantization error, and is defined as a maximum deviation from the ideal - Note 3: Please use input voltage to AIN input Pin in limit of V<sub>AREF</sub> A<sub>VSS</sub>. When voltage of range outside is input, conversion value becomes unsettled and gives affect to other channel conversion value. - Note 4: Analog Reference Voltage Range: $\Delta V_{AREF} = V_{AREF} A_{VSS}$ SEI Operating Conditions (Slave mode) $\mid$ (V<sub>SS</sub> = 0.0 V, 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Topr = -40 to 85°C) | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |---------------|--------|-----------|----------|------|------|------| | Transfer Rate | | | 15.625 k | - | fc/4 | bps | #### **AC** Characteristics $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, Topr = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |------------------------------|--------|-------------------------------------------|-------|-------|-------|------| | | | NORMAL 1, 2 mode | | - | 4 | | | Machina Guda Tima | tov | IDLE 0, 1, 2 mode | 0.25 | | | | | Machine Cycle Time | tcy | SLOW 1, 2 mode | 117.6 | _ | 133.3 | μS | | | | SLEEP 0, 1, 2 mode | 117.6 | | | | | High Level Clock Pulse Width | twcH | For external clock operation (XIN input) | | | ns | | | Low Level Clock Pulse Width | twcL | fc = 16 MHz | _ | 31.25 | _ | ''3 | | High Level Clock Pulse Width | twcH | For external clock operation (XTIN input) | | 15.26 | | ,,c | | Low Level Clock Pulse Width | twcL | fs = 32.768 kHz | - | 15.26 | - | μ\$ | Recommended Oscillation Conditions $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, T_{ODT} = -40 \text{ to } 85^{\circ}\text{C})$ | Parameter Resonator | | Oscillating | Recommended Resonator | | Recommended Constant | | | |---------------------------|---------------------------------|-------------|-----------------------|----------------|----------------------|------------------|--| | Parameter | Frequency Recommended Resonator | | iended Resonator | c <sub>1</sub> | c <sub>2</sub> | | | | | | 16 MHz | MURATA | CSA16.00MXZ040 | 10 pF | 10 pF | | | I Cale for access of | Ceramic resonator | 8 MHz | MURATA | CSA8.00MTZ | 30 pF | 30 pF | | | High-frequency Ce | | | | CST8.00MTW | 30 pF (built-in) | 30 pF (built-in) | | | oscillation | | 4.40.1111 | MURATA | CSA4.19MG | 30 pF | 30 pF | | | | | 4.19 MHz | | CST4.19MGW | 30 pF (built-in) | 30 pF (built-in) | | | Low-frequency oscillation | Crystal resonator | 32.768 kHz | SII | VT-200 | 6 pF | 6 pF | | (2) Low-frequency Oscillation - Note 1: When using the device (oscillator) in places exposed to high electric fields such as cathode-ray tubes, we recommend electrically shielding the package in order to maintain normal operating condition. - Note 2: To ensure stable oscillation, the resonator position, load capacitance, etc. must be appropriate. Because there factors are greatly affected by board patterns, please be sure to evaluate operation on the board on which the device will actually be mounted. - Note 3: The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change. For up-to-date information, please refer to the following URL; http://www.murata.co.jp/search/index.html