#### CMOS 8-Bit Microcontroller

## TMP87CS71BF

The TMP87CS71B is the high-speed and high-performance 8-bit single chip microcomputers. These MCU contain 6-bit AD conversion inputs and a VFT (Vacuum Fluorescent Tube) driver on a chip.

| Product No. | ROM            | RAM            | Package            | OTP MCU     |
|-------------|----------------|----------------|--------------------|-------------|
| TMP87CS71BF | 61184 × 8 bits | 2.0 K × 8 bits | P-QFP80-1420-0.80B | TMP87PS71AF |

#### **Features**

- ◆8-bit single chip microcomputer TLCS-870 Series
- Instruction execution time: 0.5  $\mu$ s (at 8 MHz), 122 $\mu$ s (at 32.768 kHz)
- 412 basic instructions
  - Multiplication and Division (8 bits x 8 bits, 16 bits ÷ 8 bits)
  - Bit manipulations (Set/Clear/Complement/Move/Test/Exclusive or)
  - 16-bit data operations
  - 1-byte jump/subroutine-call (Short relative jump/ Vector call)
- ◆14 interrupt sources (External: 5, Internal: 9)
  - All sources have independent latches each, and nested interrupt control is available.
  - 3 edge-selectable external interrupts with noise reject
  - High-speed task switching by register bank changeover
- ◆ 10 Input/Output ports (73 pins)
  - Output: 1 port (8 pins)
  - Input/Output: 9 ports (65 pins)
- Two 16-bit timer/counters
  - Timer, Event counter modes
- Two 8-bit timer/counters
  - Timer, Event counter, Capture (Pulse width/duty measurement), PWM output, Programmable divider
- ◆Time Base Timer (Interrupt frequency: 1 Hz to 16 kHz)
- ◆Divider output function (frequency: 1 kHz to 8 kHz)
- Watchdog Timer
  - Interrupt source/reset output (programmable)



For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions.

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA

making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments transportation instruments traffic signal instruments. transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's

The products described in this document are subject to the foreign exchange and foreign trade laws.

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.

The information contained herein is subject to change without notice.

3-71B-1 2002-07-02

- ◆8-Bit Serial Interface
  - With 8 bytes transmit/receive data buffer
  - Internal/external serial clock, and 4/8-bit mode
- $\bullet$ 8-Bit High Speed Serial Output (rate: max. 1 bit/ $\mu$ s)
- ♦6-Bit AD Conversion Input (6 channels)
- ◆ Vacuum Fluorescent Tube Driver (automatic display)
  - High breakdown voltage ports
- ◆Key scanning function
  - Key-matrix constructed by segment outputs (1 to 16) and key inputs (1 to 8)
- ◆ Dual clock operation
  - Single/Dual-clock mode (option)
- ◆ Five Power saving operating modes
  - STOP mode: Oscillation stops. Battery/Capacitor back-up. Port output hold/High-impedance.
  - SLOW mode: Low power consumption operation using low-frequency clock (32.768 kHz).
  - IDLE1 mode: CPU stops, and Peripherals operate using high-frequency clock. Release by interrupts.
  - IDLE2 mode: CPU stops, and Peripherals operate using high-and low-frequency clock. Release by interrupts.
  - SLEEP mode: CPU stops, and Peripherals operate using low-frequency clock. Release by interrupts.
- ♦ Wide operating voltage: 2.7 to 5.5 V at 4.19 MHz/32.768 kHz, 4.5 to 5.5 V at 8 MHz/32.768 kHz
- ◆Emulation Pod: BM87CK70F0B

3-71B-2 2002-07-02

#### Pin Assignments (Top View)

P-QFP80-1420-0.80B



## **Block Diagram**



# **Pin Functions**

| Pin Name                            | Input/Output        | Fund                                                                                                                   | tion                                                                                  |  |  |  |
|-------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| P07 to P00                          | 1/0                 |                                                                                                                        |                                                                                       |  |  |  |
| P17, P16, P14                       | I/O                 | Two 8-bit programmable input/output ports (tri-state).                                                                 |                                                                                       |  |  |  |
| P15 (TC2)                           | I/O (Input)         | Each bit of these ports can be                                                                                         | Timer/Counter 2 input                                                                 |  |  |  |
| P13 (DVO)                           | I/O (Output)        | individually configured as an input or an                                                                              | Divider output                                                                        |  |  |  |
| P12 (INT2/TC1)                      |                     | output under software control.  During reset, all bits are configured as                                               | External interrupt input 2 or<br>Timer/Counter 1 input                                |  |  |  |
| P11 (INT1)                          | I/O (Input)         | inputs.  When used as a divider output, the latch                                                                      | External interrupt input 1                                                            |  |  |  |
| P10 ( <del>INT0</del> )             |                     | must be set to "1".                                                                                                    | External interrupt input 0                                                            |  |  |  |
| P22 (XTOUT)                         | I/O (Output)        | 3-bit input/output port with latch.                                                                                    | Resonator connecting pins (32.768 kHz).<br>For inputting external clock, XTIN is used |  |  |  |
| P21 (XTIN)                          | I/O (Input)         | When used as an input port, the latch                                                                                  | and XTOUT is opened.                                                                  |  |  |  |
| P20 (INT5/STOP)                     |                     | must be set to "1".                                                                                                    | External interrupt input 5 or STOP mode release signal input                          |  |  |  |
| P37 (HSO)                           | I/O (Output)        |                                                                                                                        | HSO serial data output                                                                |  |  |  |
| P36                                 | 1/0                 |                                                                                                                        |                                                                                       |  |  |  |
| P35 (HSCK)                          | I/O (Output)        | 8-bit input/output port with latch.                                                                                    | HSO serial clock output                                                               |  |  |  |
| P34 (SO)                            | I/O (Output)        | When used as an input port, a HSO output, a SIO input/output, a                                                        | SIO serial data output                                                                |  |  |  |
| P33 (SI)                            | I/O (Input)         | timer/counter input, or an interrupt                                                                                   | SIO serial data input                                                                 |  |  |  |
| P32 ( <del>SCK</del> )              | I/O (I/O)           | input, the latch must be set to "1".                                                                                   | SIO serial clock input/output                                                         |  |  |  |
| P31 (TC4)                           | 1/ <b>0</b> (lamet) |                                                                                                                        | Timer/Counter 4 input                                                                 |  |  |  |
| P30 (INT3/TC3)                      | I/O (Input)         |                                                                                                                        | External interrupt input 3 or<br>Timer/Counter 3 input                                |  |  |  |
| P47 (CIN4/KEY7),<br>P46 (CIN5/KEY6) | I/O (Input)         | 8-bit input/output port with latch.  Comparator inputs or                                                              |                                                                                       |  |  |  |
| P45 (KEY5)<br>to P40 (KEY0)         | \ , ,               | must be set to "1".                                                                                                    | Key scan inputs                                                                       |  |  |  |
| P55 (PWM/PDO)                       | I/O (Output)        | 6-bit input/output port with latch.                                                                                    | 8-bit PWM output or<br>8-bit programmable divider output                              |  |  |  |
| P54                                 | 1/0                 | When used as an input port, a comparator input, or a PWM/PDO output, the                                               |                                                                                       |  |  |  |
| P53 (CIN0)<br>to P50 (CIN3)         | I/O (Input)         | latch must be set to "1".                                                                                              | Comparator inputs                                                                     |  |  |  |
| P67 (G8) to P60 (G15)               |                     | Three 8-bit high breakdown voltage I/O                                                                                 | VET digit driver outputs                                                              |  |  |  |
| P77 (G0) to P70 (G7)                | I/O (Output)        | ports with the latch. When used as a VFT driver output, the latch must be cleared                                      | VFT digit driver outputs                                                              |  |  |  |
| P97 (S15) to P90 (S8)               |                     | to"0".                                                                                                                 | VFT segment driver outputs                                                            |  |  |  |
| P87 (S7) to P80 (S0)                | Output<br>(Output)  | 8-bit high breakdown voltage output port with latch. When used as VFT driver output, the latch must be cleared to "0". | (Key strobe outputs)                                                                  |  |  |  |
| XIN, XOUT                           | Input, Output       | Resonator connecting pins for high-frequent For inputting external clock, XIN is used and                              |                                                                                       |  |  |  |
| RESET                               | I/O                 | Reset signal input or watchdog timer outpreset output.                                                                 |                                                                                       |  |  |  |
| TEST                                | Input               | Test pin for out-going test. Be tied to low.                                                                           |                                                                                       |  |  |  |
| VDD, VSS                            | Device Count        | +5 V, 0 V (GND)                                                                                                        |                                                                                       |  |  |  |
| VKK                                 | Power Supply        | VFT driver power supply                                                                                                |                                                                                       |  |  |  |

### **Operational Description**

#### 1. CPU Core Functions

The CPU core consists of a CPU, a system clock controller, an interrupt controller, and a watchdog timer. This section provides a description of the CPU core, the program memory (ROM), the data memory (RAM), and the reset circuit.

### 1.1 Memory Address Map

The TLCS-870 Series is capable of addressing 64K bytes of memory. Figure 1-1 shows the memory address map of the TMP87CS71B. In the TLCS-870 Series, the memory is organized 4 address spaces (ROM, RAM, SFR, and DBR). It uses a memory mapped I/O system, and all I/O registers are mapped in the SFR/DBR address spaces. There are 16 banks of general-purpose registers. The register banks are also assigned to the first 128 bytes of the RAM address space.



Figure 1-1. Memory Address Maps

#### **Electrical Characteristics**

Absolute Maximum Ratings

 $(V_{SS} = 0 V)$ 

| Parameter                       | Symbol              | Conditions                  | Ratings                         | Unit |
|---------------------------------|---------------------|-----------------------------|---------------------------------|------|
| Supply Voltage                  | $V_{DD}$            |                             | – 0.3 to 6.5                    | V    |
| Input Voltage                   | V <sub>IN</sub>     |                             | – 0.3 to V <sub>DD</sub> + 0.3  | V    |
| Output Voltage                  | V <sub>OUT1</sub>   | P2, P3, P4, P5, XOUT, RESET | – 0.3 to V <sub>DD</sub> + 0.3  | \ \  |
| Output Voltage                  | V <sub>OUT2</sub>   | Source open drain ports     | $V_{DD}$ – 40 to $V_{DD}$ + 0.3 | V    |
| Output Current (Per 1 pin)      | I <sub>OUT1</sub>   | P0, P1, P2, P3, P4, P5      | 3.2                             |      |
|                                 | I <sub>OUT3</sub>   | P8, P9 (segment outputs)    | <b>– 12</b>                     | mA   |
|                                 | I <sub>OUT4</sub>   | P6, P7 (digit outputs)      | <b>– 2</b> 5                    |      |
| Output Correct (Tatal)          | Σ l <sub>OUT1</sub> | P0, P1, P2, P3, P4, P5      | 120                             |      |
| Output Current (Total)          | Σ I <sub>OUT2</sub> | P6, P7, P8, P9              | - 120                           | mA   |
| Power Dissipation [Topr = 70°C] | PD                  |                             | 350                             | mW   |
| Soldering Temperature (time)    | Tsld                |                             | 260 (10 s)                      | °C   |
| Storage Temperature             | Tstg                |                             | – 55 to 125                     | °C   |
| Operating Temperature           | Topr                |                             | - 30 to 70                      | °C   |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

**Recommended Operating Conditions** 

 $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ 

| Parameter          | Symbol           | Pins                    | (                                                 | Conditions        |                      | Max                    | Unit                 |  |
|--------------------|------------------|-------------------------|---------------------------------------------------|-------------------|----------------------|------------------------|----------------------|--|
|                    |                  | -                       | NORMAL1, 2 modes                                  | NORMAL1, 2 modes  | 4.5                  | 5.5                    |                      |  |
|                    |                  |                         | fc = 8 MHz                                        | IDLE1, 2 modes    | 4.5                  |                        |                      |  |
|                    |                  |                         | fc = 4.2 MHz                                      | NORMAL1, 2 modes  |                      |                        |                      |  |
| Supply Voltage     | $V_{DD}$         |                         |                                                   | IDLE1, 2 modes    | 1                    |                        | V                    |  |
|                    |                  |                         | fs =                                              | SLOW mode         | 2.7                  |                        |                      |  |
|                    |                  |                         | 32.768 kHz                                        | SLEEP mode        | 1                    |                        |                      |  |
|                    |                  |                         |                                                   | STOP mode         | 2.0                  |                        |                      |  |
|                    | V <sub>IH1</sub> | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V<br>V <sub>DD</sub> <4.5 V |                   | $V_{DD} \times 0.70$ |                        |                      |  |
| Input High Voltage | V <sub>IH2</sub> | Hysteresis input        |                                                   |                   | $V_{DD} \times 0.75$ | $V_{DD}$               | V                    |  |
|                    | V <sub>IH3</sub> |                         |                                                   |                   | $V_{DD} \times 0.90$ |                        |                      |  |
|                    | $V_{IL1}$        | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V<br>V <sub>DD</sub> <4.5 V |                   | ept hysteresis input |                        | $V_{DD} \times 0.30$ |  |
| Input Low Voltage  | $V_{IL2}$        | Hysteresis input        |                                                   |                   | 0                    | $V_{DD} \times 0.25$   | V                    |  |
|                    | $V_{IL3}$        |                         |                                                   |                   |                      | V <sub>DD</sub> × 0.10 |                      |  |
|                    | fc               | f. VIN VOUT             | VDD = 4.5 to 5.5V                                 |                   | 0.4                  | 8.0                    | MHz                  |  |
| Clock Frequency    | ار               | XIN, XOUT               | VDD                                               | VDD = 2.7 to 5.5V |                      | 4.2                    | IVITZ                |  |
|                    | fs               | XTIN, XTOUT             |                                                   |                   | 30.0                 | 34.0                   | kHz                  |  |

Note: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to.

#### DC Characteristics

 $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ 

| Parameter                           | Symbol           | Pins                                 | Conditions                                                      | Min | Тур. | Max  | Unit               |  |
|-------------------------------------|------------------|--------------------------------------|-----------------------------------------------------------------|-----|------|------|--------------------|--|
| Hysteresis Voltage                  | $V_{HS}$         | Hysteresis input                     |                                                                 | -   | 0.9  | -    | ٧                  |  |
|                                     | I <sub>IN1</sub> | TEST                                 |                                                                 |     |      |      |                    |  |
| Input Current                       | I <sub>IN2</sub> | Open drain ports,<br>Tri-state ports | $V_{DD} = 5.5 \text{ V}$<br>$V_{IN} = 5.5 \text{ V/0 V}$        | _   | _    | ± 2  | μΑ                 |  |
|                                     | I <sub>IN3</sub> | RESET, STOP                          |                                                                 |     |      |      |                    |  |
| Innut Besistance                    | R <sub>IN1</sub> | Port P4 with pull-down               |                                                                 | 30  | 70   | 150  |                    |  |
| Input Resistance                    | R <sub>IN2</sub> | RESET                                |                                                                 | 100 | 220  | 450  | $\mathbf{k}\Omega$ |  |
| Pull-down Resistance                | $R_{K}$          | Source open drain ports              | $V_{DD} = 5.5 \text{ V}, V_{KK} = -33 \text{ V}$                | -   | 80   | -    |                    |  |
|                                     | I <sub>LO1</sub> | Sink open drain ports                | $V_{DD} = 5.5 \text{ V}, V_{OUT} = 5.5 \text{ V}$               | -   | -    | 2    |                    |  |
| Output High Voltage                 | I <sub>LO2</sub> | Source open drain ports              | $V_{DD} = 5.5 \text{ V}, \ V_{OUT} = -33 \text{ V}$             |     | -    | - 2  | $\mu$ A            |  |
|                                     | I <sub>LO3</sub> | Tri-state ports                      | $V_{DD} = 5.5 \text{ V}, \ V_{OUT} = 5.5 \text{ V}/0 \text{ V}$ | _   | _    | ± 2  |                    |  |
| Output High Voltage                 | V <sub>OH2</sub> | Tri-state ports                      | $V_{DD} = 4.5 \text{ V}, I_{OH} = -0.7 \text{ mA}$              | 4.1 | _    | -    | V                  |  |
|                                     | V <sub>OH3</sub> | P8, P9                               | $V_{DD} = 4.5 \text{ V}, I_{OH} = -5 \text{ mA}$                | 2.4 | _    | -    |                    |  |
| Output Low Voltage                  | $V_{OL}$         | Except XOUT                          | $V_{DD} = 4.5 \text{ V}, I_{OL} = 1.6 \text{ mA}$               | _   | _    | 0.4  | ٧                  |  |
| Output High current                 | I <sub>OH</sub>  | P6, P7                               | $V_{DD} = 4.5 \text{ V}, V_{OH} = 2.4 \text{ V}$                | _   | - 15 | -    | mA                 |  |
| Supply Current in NORMAL 1, 2 modes |                  |                                      | V <sub>DD</sub> = 5.5 V<br>fc = 8 MHz                           | _   | 11.0 | 17.0 | mA                 |  |
| Supply Current in IDLE 1, 2 modes   |                  |                                      | fs = 32.768 kHz<br>V <sub>IN</sub> = 5.3 V/0.2 V                | _   | 4.5  | 6.0  | mA                 |  |
| Supply Current in SLOW mode         | I <sub>DD</sub>  |                                      | V <sub>DD</sub> = 3.0 V                                         | -   | 30   | 60   |                    |  |
| Supply Current in SLEEP mode        |                  |                                      | fs = 32.768  kHz<br>$V_{IN} = 2.8 \text{ V}/0.2 \text{ V}$      | -   | 15   | 30   | μΑ                 |  |
| Supply Current in STOP mode         |                  |                                      | V <sub>DD</sub> = 5.5 V<br>V <sub>IN</sub> = 5.3 V/0.2 V        | _   | 0.5  | 10   | μΑ                 |  |

Note 1: Typical values show those at Topr = 25°C ,  $V_{DD}$  = 5 V.

Note 2: Input Current I<sub>IN1</sub>, I<sub>IN3</sub>; The current through resistor is not included, when the input resistor (pull-up/pull-down) is contained.

Note 3: Typical current consumption during AD conversion is 1.2 mA.

#### **AD Conversion Characteristics**

 $(V_{SS} = 0 \text{ V}, V_{DD} = 2.7/4.5 \text{ to } 5.5 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ 

| Parameter                  | Symbol           | Pins         | Conditions               | Min             | Тур. | Max             | Unit |
|----------------------------|------------------|--------------|--------------------------|-----------------|------|-----------------|------|
| Analog Input Voltage Range | V <sub>CIN</sub> | CIN5 to CIN0 |                          | V <sub>SS</sub> | -    | V <sub>DD</sub> | V    |
| Conversion Error           |                  |              | $V_{DD} = 5.0 \text{ V}$ | -               | -    | ± 1.5           | LSB  |

#### **AC Characteristics**

 $(V_{SS} = 0 \text{ V}, V_{DD} = 2.7/4.5 \text{ to } 5.5 \text{ V}, Topr = -30 \text{ to } 70^{\circ}\text{C})$ 

| Parameter                    | Symbol           | Conditions                    | Min   | Тур. | Max                                 | Unit |
|------------------------------|------------------|-------------------------------|-------|------|-------------------------------------|------|
| Machine Cycle Time           |                  | In NORMAL1, 2 modes           | ٥٦    | _    | 10                                  | μs   |
|                              |                  | In IDLE 1, 2 modes            | 0.5   |      |                                     |      |
|                              | t <sub>cy</sub>  | In SLOW mode                  | 447.6 |      | - 133.3 <sup><math>\mu</math></sup> |      |
|                              |                  | In SLEEP mode                 | 117.6 | _    |                                     |      |
| High Level Clock Pulse Width | t <sub>WCH</sub> | For external clock operation  | F0    | -    | -                                   | ns   |
| Low Level Clock Pulse Width  | t <sub>WCL</sub> | (XIN input), fc = 8 MHz       | 50    |      |                                     |      |
| High Level Clock Pulse Width | t <sub>WSH</sub> | For external clock operation  | 14.7  |      |                                     |      |
| Low Level Clock Pulse Width  | t <sub>WSL</sub> | (XTIN input), fs = 32.768 kHz |       | ı    | _                                   | μS   |

## **Recommended Oscillating Conditions**

$$(V_{SS} = 0 \text{ V}, V_{DD} = 2.7/4.5 \text{ to } 5.5 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$$



(1) High-frequency Oscillation



(2) Low-frequency Oscillation

- Note 1: An electrical shield by metal shield plate on the surface of the IC package should be recommendable in order to prevent the device from the high electric fieldstress applied for continuous reliable operation.
- Note 2: The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change. For up-to-date information, please refer to the following URL; http://www.murata.co.jp/search/index.html