# ESD11N5.0ST5G

## **Transient Voltage Suppressors** Micro-Packaged Diodes for ESD Protection

The ESD11N is designed to protect voltage sensitive components that require ultra-low capacitance from ESD and transient voltage events. Excellent clamping capability, low capacitance, low leakage, and fast response time, make these parts ideal for ESD protection on designs where board space is at a premium. Because of its low capacitance, it is suited for use in high frequency designs such as USB 2.0 high speed and antenna line applications.

#### **Specification Features**

- Low Capacitance 0.6 pF
- Low Clamping Voltage
- Small Body Outline Dimensions: 0.60 mm x 0.30 mm
- Low Body Height: 0.3 mm
- Stand-off Voltage: 5.0 V
- Low Leakage
- Response Time is < 1 ns
- IEC61000-4-2 Level 4 ESD Protection
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### Mechanical Characteristics MOUNTING POSITION: Any QUALIFIED MAX REFLOW TEMPERATURE: 260°C Device Meets MSL 1 Requirements

#### MAXIMUM RATINGS

| Rating                                                               | Symbol                            | Value       | Unit |
|----------------------------------------------------------------------|-----------------------------------|-------------|------|
| IEC 61000-4-2 (ESD) Contact<br>Air                                   |                                   | ±8.0<br>±15 | kV   |
| Total Power Dissipation on FR–5 Board (Note 1) @ $T_A = 25^{\circ}C$ | P <sub>D</sub>                    | 250         | mW   |
| Thermal Resistance, Junction-to-Ambient                              | $R_{\theta JA}$                   | 400         | °C/W |
| Junction and Storage Temperature Range                               | T <sub>J</sub> , T <sub>stg</sub> | -40 to +125 | °C   |
| Lead Solder Temperature – Maximum (10 Second Duration)               | ΤL                                | 260         | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. FR-5 =  $1.0 \times 0.75 \times 0.62$  in.

See Application Note AND8308/D for further description of survivability specs.



## **ON Semiconductor®**

http://onsemi.com







MARKING

XXXX = Specific Device Code YYY = Year Code

#### **ORDERING INFORMATION**

| Device        | Package           | Shipping <sup>†</sup> |
|---------------|-------------------|-----------------------|
| ESD11N5.0ST5G | DSN2<br>(Pb–Free) | 5000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## ESD11N5.0ST5G

## **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Symbol           | Parameter                                          |  |  |  |  |
|------------------|----------------------------------------------------|--|--|--|--|
| I <sub>PP</sub>  | Maximum Reverse Peak Pulse Current                 |  |  |  |  |
| V <sub>C</sub>   | Clamping Voltage @ I <sub>PP</sub>                 |  |  |  |  |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |  |  |  |  |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |  |  |  |  |
| V <sub>BR</sub>  | Breakdown Voltage @ I <sub>T</sub>                 |  |  |  |  |
| Ι <sub>Τ</sub>   | Test Current                                       |  |  |  |  |

IPP V<sub>C</sub> V<sub>BR</sub> V<sub>RWM</sub> I<sub>R</sub> V<sub>RWM</sub> V<sub>BR</sub> V<sub>C</sub> I<sub>R</sub> IT IPP **Bi-Directional TVS** 

\*See Application Note AND8308/D for detailed explanations of datasheet parameters.

#### ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted)

|               |                   | V <sub>RWM</sub><br>(V) | I <sub>R</sub> (μΑ)<br>@ V <sub>RWM</sub> | V <sub>BR</sub> (V) @ I <sub>T</sub><br>(Note 2) | ΙŢ  | С ( | pF) | V <sub>C</sub> (V) @<br>I <sub>PP</sub> = 1 A | Vc                           |
|---------------|-------------------|-------------------------|-------------------------------------------|--------------------------------------------------|-----|-----|-----|-----------------------------------------------|------------------------------|
| Device        | Device<br>Marking | Max                     | Max                                       | Min                                              | mA  | Тур | Max | Max<br>(Note 3)                               | Per IEC61000-4-2<br>(Note 4) |
| ESD11N5.0ST5G | N5S0              | 5.0                     | 1.0                                       | 5.8                                              | 1.0 | 0.6 | 0.9 | 12                                            | Figures 1 and 2<br>See Below |

2.  $V_{BR}$  is measured with a pulse test current  $I_T$  at an ambient temperature of 25°C. 3. Surge current waveforms per Figure 5.

4. For test procedure see Figures 3 and 4 and Application Note AND8307/D.





Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV Contact per IEC61000-4-2

## ESD11N5.0ST5G

### IEC 61000-4-2 Spec.

| Level | Test<br>Voltage<br>(kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |  |
|-------|-------------------------|------------------------------|-------------------------|-------------------------|--|
| 1     | 2                       | 7.5                          | 4                       | 2                       |  |
| 2     | 4                       | 15                           | 8                       | 4                       |  |
| 3     | 6                       | 22.5                         | 12                      | 6                       |  |
| 4     | 8                       | 30                           | 16                      | 8                       |  |



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Test Setup

#### The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



#### The following is taken from Application Note AND8398/D – Board Level Application Note for 0201 DSN2 Package.

#### Printed Circuit Board Solder Pad Design

Based on results of board mount testing, ON Semiconductor's recommended mounting pads and solder mask opening are shown in Figure 6. Maximum acceptable PCB mounting pads and solder mask opening are shown in Figure 7.



Figure 6. Recommended Mounting Pattern



Figure 7. Maximum Recommended Mounting

#### Solder Mask

Two types of PCB solder mask openings commonly used for surface mount leadless style packages are:

- 1. Non Solder Masked Defined (NSMD)
- 2. Solder Masked Defined (SMD)

The solder mask is pulled away from the solderable metallization for NSMD pads, while the solder mask overlaps the edge of the metallization for SMD pads as shown in Figure 8. For SMD pads, the solder mask restricts the flow of solder paste on the top of the metallization and prevents the solder from flowing down the side of the metal pad. This is different from the NSMD configuration where the solder flows both across the top and down the sides of the PCB metallization.





Typically, NSMD pads are preferred over SMD pads. It is easier to define and control the location and size of copper pad verses the solder mask opening. This is because the copper etch process capability has a tighter tolerance than that of the solder mask process. NSMD pads also allow for easier visual inspection of the solder fillet.

Many PCB designs include a solder mask web between mounting pads to prevent solder bridging. For this package, testing has shown that the solder mask web can cause package tilting during the board mount process. Thus, a solder mask web is not recommended.

#### **PCB Solderable Metallization**

There are currently three common solderable coatings which are used for PCB surface mount devices- OSP, ENiAu, and HASL.

The first coating consists of an Organic Solderability Protectant (OSP) applied over the bare copper features. OSP coating assists in reducing oxidation in order to preserve the copper metallization for soldering. It allows for multiple passes through reflow ovens without degradation of solderability. The OSP coating is dissolved by the flux when solder paste is applied to the metal features. Coating thickness recommended by OSP manufacturers is between 0.25 and 0.35 microns.

The second coating is plated electroless nickel/immersion gold over the copper pad. The thickness of the electroless nickel layer is determined by the allowable internal material stresses and the temperature excursions the board will be subjected to throughout its lifetime. Even though the gold metallization is typically a self-limiting process, the thickness should be at least 0.05  $\mu$ m thick, but not consist of more than 5% of the overall solder volume. Excessive gold in the solder joint can create gold embrittlement. This may affect the reliability of the joint.

The third is a tin-lead coating, commonly called Hot Air Solder Level (HASL). This type of PCB pad finish is not recommended for this type packages. The major issue is the inability to consistently control the amount of solder coating applied to each pad. This results in dome-shaped pads of various heights. As the industry moves to finer and finer pitch, solder bridging between mounting pads becomes a common problem when using this coating. It is imperative that the coating is conformal, uniform, and free of impurities to insure a consistent mounting process. Due to the package's extremely small size, we only recommend the use of the electroless nickel/ immersion gold metallization over the copper pads.

#### **PCB Circuit Trace Width**

The width of the PCB circuit trace plays an important role in the reduction of component tilting when the solder is reflowed. A solderable circuit trace allows the solder to wick or run down the trace, reducing the overall thickness of the solder on the PCB and under the component. Due to the small nature of the solder pad and component, the solder on the PCB will tend to form a bump causing the component to slide down the side of that solder bump resulting in a tilted component on the PCB. Allowing the solder to wick or run down the PCB circuit trace, will reduce the solder thickness and in turn prevent the solder from forming a ball on the PCB pad. This was observed during ON Semiconductor board mounting evaluations. The best results to prevent tilting used a PCB circuit trace equal to the width of the mounting pad. The length of the solder wicking or run out is controlled by the solder mask opening.

#### Solder Type

Solder pastes such as Cookson Electronics' WS3060 with a Type 4 or smaller sphere size are recommended. WS3060 has a water-soluble flux for cleaning. Cookson Electronics' PNC0106A can be used if a no-clean flux is preferred.

#### Solder Stencil Screening

Stencil screening of the solder paste onto the PCB is commonly used in the industry. The recommended stencil thickness for this part is 0.1 mm (0.004 in). The sidewalls of the stencil openings should be tapered approximately five degrees along with an electro-polish finish to aid in the release of the paste when the stencil is removed from the PCB. See Figure 9 for the recommended stencil opening size and pitch shown on the recommended PCB mounting pads and solder mask opening from Figure 6.



Figure 9. Recommended Stencil Pattern.

A second stencil option is shown in Figure 10. This option increases the amount of solder paste applied to the PCB through the stencil. This second option increases the stencil opening size and pitch. The PCB mounting pads and solder mask opening on the board do not change from the recommendations in Figure 6.



Figure 10. Maximum Stencil Pattern

Note: If the maximum stencil opening option from Figure 10 is used, tilt may occur on some of the packages. This was evident in the board mounting study we conducted. The stencil with the largest openings may improve solder release from the stencil along with slightly increasing the package shear strength.

#### Package Placement

Due to the small package size and because the pads are on the underside of the package, an automated pick and place procedure with magnification is recommended. A dual image optical system where the underside of the package can be aligned to the PCB should be used. Pick and place equipment with a standard tolerance of +/- 0.05 mm (0.002 in) or better is recommended. The package self aligns during the reflow process due to the surface tension of the solder.

#### PACKAGE DIMENSIONS

DSN2, 0.6x0.3, 0.4P, (0201) CASE 152AA-01 **ISSUE O** 



DIMENSIONS: MILLIMETERS See Application Note AND8398/D for more mounting details

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILIC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILIC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILIC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILIC obsent or any liability nor the rights of others. SCILIC products are not designed, intended, or authorized for use a components in systems intended for surgical implant into the body, or other applications are specified to the SCILIC of the S intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

#### ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

ESD11N5.0S/D

#### **CATHODE BAND MONTH CODING**

MILLIMETERS DIM MIN MAX

0.30

**A** 0.24

D

Е

е

A1 0.00 0.01 b 0.22 0.28

0.30 BSC

0.60 BSC 0.40 BSC

L 0.12 0.18

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS

NOTES:



**INDICATES AUG 2009**