# 4-Channel Low Capacitance Dual-Voltage ESD and Surge Protection Array

#### **Features**

- 3 Channels of Low Voltage ESD Protection
- 1 Channel of High Voltage ESD Protection
- Provides ESD Protection to IEC61000-4-2 Level 4: ±25 kV Contact Discharge
- IEC 61000-4-5 (lighting)
- Low Channel Input Capacitance
- High Voltage Zener Diode Protects Supply Rail up to 100 A (8/20 μs)
- These Devices are Pb-Free and are RoHS Compliant

#### **APPLICATION DIAGRAM**





## ON Semiconductor®

http://onsemi.com



UDFN-6 D4 SUFFIX CASE 517CS

#### **BLOCK DIAGRAM**



### **MARKING DIAGRAM**



AD = Specific Device Code

M = Date Code

■ = Pb-Free Package

#### ORDERING INFORMATION

| Device       | Package   | Shipping <sup>†</sup> |
|--------------|-----------|-----------------------|
| ESD7124MUTBG | UDFN-6    | 3000/Tape &           |
|              | (Pb-Free) | Reel                  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### **Table 1. PIN DESCRIPTIONS**

|     | 4-Channel, 6-Lead, UDFN-8 Package |                    |                                |  |  |  |
|-----|-----------------------------------|--------------------|--------------------------------|--|--|--|
| Pin | Pin Name Type                     |                    | Description                    |  |  |  |
| 1   | V <sub>CC</sub>                   | HV V <sub>DD</sub> | HV ESD Channel                 |  |  |  |
| 2   | CH1                               | I/O                | LV Low-capacitance ESD Channel |  |  |  |
| 3   | CH2                               | I/O                | LV Low-capacitance ESD Channel |  |  |  |
| 4   | СНЗ                               | I/O                | LV Low-capacitance ESD Channel |  |  |  |
| 5   | GND                               |                    | Ground                         |  |  |  |
| 6   | GND                               |                    | Ground                         |  |  |  |

#### **PACKAGE / PINOUT DIAGRAMS**



#### **SPECIFICATIONS**

## **Table 2. ABSOLUTE MAXIMUM RATINGS**

| Parameter                   | Rating      | Units |
|-----------------------------|-------------|-------|
| Operating Temperature Range | -55 to +125 | °C    |
| Storage Temperature Range   | -65 to +150 | °C    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

**Table 3. ELECTRICAL CHARACTERISTICS** 

|             | Reverse Working<br>Voltage | Breakdown<br>Voltage Vbr (V) |     | Reverse Current<br>Leakage Ir (μΑ) | Junction Capacta<br>Rdyn Cj(pF) |             | •         |
|-------------|----------------------------|------------------------------|-----|------------------------------------|---------------------------------|-------------|-----------|
|             | Vrwm (V)                   | at 1                         | mA  | at Vrwm                            | Ω                               | Vr = 0 V, 1 | f = 1 MHz |
| Device Name | Max                        | Min                          | Тур | Max                                | Тур                             | Тур         | Max       |
| Pin2-4 (LV) | 3.3                        | 5.5                          | 6.5 | 1                                  | 1                               | 0.35        | 0.5       |
| Pin1 (HV)   | 12                         | 13.3                         | 14  | 1                                  |                                 |             |           |

|              |           | Voltage Vc (V)<br>3 x 20 μs | Max Ratings<br>tp = 8 x 20 μs |                  |  |
|--------------|-----------|-----------------------------|-------------------------------|------------------|--|
|              | lpp = 1 A | lpp = 16 A                  | Ipp (A)                       | Vc @ Max Ipp (V) |  |
| Device Name  | Тур       | Тур                         | Max                           | Max              |  |
| Pin1 (HV)    | 15        | 16                          | 100                           | 27               |  |
| Pin2-4 (I\/) | 0.5       | 7                           |                               |                  |  |

| Parameter                                                  | Symbol         | Conditions                                                                                                                                          | Min | Тур  | Max | Unit |
|------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Clamping Voltage<br>TLP (Note 1)<br>All Devices Pin2-4(LV) | V <sub>C</sub> | $I_{PP} = \pm 8 \text{ A}$ $\begin{cases} IEC 61000-4-2 \text{ Level 2 equivalent} \\ (\pm 4 \text{ kV Contact}, \pm 4 \text{ kV Air}) \end{cases}$ |     | 16.8 |     | V    |
| See Figures 3 – 6                                          |                | $I_{PP} = \pm 16 \text{ A}$ } IEC 61000-4-2 Level 4 equivalent ( $\pm 8 \text{ kV Contact}, \pm 15 \text{ kV Air}$ )                                |     | 24.9 |     |      |

<sup>1.</sup> ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0 = 50 \ \Omega$ ,  $t_p = 100 \ ns$ ,  $t_r = 4 \ ns$ , averaging window;  $t_1 = 30 \ ns$  to  $t_2 = 60 \ ns$ .

## **TYPICAL CHARACTERISTICS**



Figure 1. Capacitance Over Frequency

Figure 2. Insertion Loss

| Interface | Data Rate<br>(Mb/s) | Fundamental Frequency<br>(MHz) | 3 <sup>rd</sup> Harmonic Frequency<br>(MHz) | ESD7124 Insertion Loss (dB) |
|-----------|---------------------|--------------------------------|---------------------------------------------|-----------------------------|
| USB 2.0   | 480                 | 240 (m1)                       | 720 (m2)                                    | m1 = 0.031<br>m2 = 0.047    |



Figure 3. Positive TLP I-V Curve

Figure 4. Negative TLP I-V Curve

## Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 5. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 6 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. For more information on TLP measurements and how to interpret them please refer to AND9007/D.



Figure 5. Simplified Schematic of a Typical TLP System



Figure 6. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

#### PACKAGE DIMENSIONS

#### UDFN6, 1.8x2, 0.4P CASE 517CS **ISSUE O**



**DETAIL B** 



**DETAIL B** ALTERNATE CONSTRUCTION



**DETAIL A** ALTERNATE CONSTRUCTIONS

#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION & APPLIES TO PLATED TERMINALS
  AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM THE TERMINAL TIP.
- COPI ANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 0.45        | 0.55 |  |
| A1  | 0.00        | 0.05 |  |
| A3  | 0.12        | REF  |  |
| b   | 0.15        | 0.25 |  |
| D   | 1.80 BSC    |      |  |
| D2  | 0.35        | 0.55 |  |
| E   | 2.00 BSC    |      |  |
| E2  | 0.74        | 0.94 |  |
| е   | 0.40        | BSC  |  |
| e1  | 0.80 BSC    |      |  |
| e2  | 0.95 BSC    |      |  |
| L   | 0.20        | 0.40 |  |
| L1  |             | 0.15 |  |

#### 0.05 C 6X Α 0.05 С C SEATING NOTE 4 SIDE VIEW 0.10 C 2X D2

2X **E2** 

△ 0.10

**←** e1

**BOTTOM VIEW** 

С





\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and in are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

6X L

e1/2

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative