# 1-Channel ESD Protector

## **Functional Description**

The FCDN614-UBM provides robust ESD protection for sensitive parts that may be subjected to electrostatic discharge (ESD). The tiny form factor and single wirebond requirement enables it to be used in very confined spaces. The electrical 'back-to-back Zener' configuration also provides ESD protection in cases where nodes with AC signals are present. This device is designed and characterized to safely dissipate ESD strikes of at least ±8 kV, according to the MIL-STD-883 (Method 3015) specification for Human Body Model (HBM) ESD.

#### **Features**

- Compact Die Protects from ESD Discharges
- Almost No Conduction at Signal Amplitudes Less than ±4 V
- ESD Protection to over ±8 kV Contact Discharge per MIL\_STD\_883 International ESD Standard

# **Applications**

- LED Lighting
- Modules
- Interface Circuits



# ON Semiconductor®

http://onsemi.com

#### **ELECTRICAL SCHEMATIC**

Al (Aluminum on Underside)



Bare Silicon on Underside

#### **ORDERING INFORMATION**

For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



NOTE: The diagram shows a typical application with an AuSn or Au back metal on the ESD die. The diagram also shows the polarity convention for the ESD die.

Figure 1. Applications Drawing

Table 1. CURRENT/VOLTAGE GRAPH

| Symbol            | Description                          |  |
|-------------------|--------------------------------------|--|
| I <sub>CL+</sub>  | Positive Clamping Current            |  |
| V <sub>CL+</sub>  | Positive Clamping Voltage            |  |
| I <sub>L2+</sub>  | Leakage Current at V <sub>L2+</sub>  |  |
| V <sub>L2+</sub>  | Voltage Condition: +10 V             |  |
| I <sub>L1+</sub>  | Leakage Current at V <sub>L1+</sub>  |  |
| V <sub>L1+</sub>  | Voltage Condition: +4 V              |  |
| I <sub>CL</sub>   | Negative Clamping Current            |  |
| V <sub>CL</sub> - | Negative Clamping Voltage            |  |
| I <sub>L1-</sub>  | Leakage Current at V <sub>L1</sub> _ |  |
| V <sub>L1-</sub>  | Voltage Condition: -4 V              |  |



Figure 2. Current/Voltage Graph

#### **Table 2. ORDERING INFORMATION**

| Ordering Part Number | Topside Metal | Backside Metal | Thickness | Shipping Method |
|----------------------|---------------|----------------|-----------|-----------------|
| FCDN614-UBM          | Al (Aluminum) | Bare Silicon   | 4 mils    | Wafer Form      |

## **SPECIFICATIONS**

**Table 3. ABSOLUTE MAXIMUM RATINGS** 

| Parameter                   | Rating      | Units |
|-----------------------------|-------------|-------|
| Operating Temperature Range | -40 to +150 | °C    |
| Storage Temperature Range   | −65 to +150 | °C    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

**Table 4. STANDARD OPERATING CONDITIONS** 

| Parameter                   | Rating      | Units |
|-----------------------------|-------------|-------|
| Operating Temperature Range | -40 to +150 | °C    |

# **SPECIFICATIONS (Cont'd)**

Table 5. ELECTRICAL CHARACTERISTICS (Note 1)

| Symbol              | Parameter                                                                                                                      | Test Conditions                                                                                                                                                   | Min           | Тур           | Max                                                       | Units          |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|-----------------------------------------------------------|----------------|
| I <sub>LEAK</sub>   | Leakage Current                                                                                                                | $V = \pm 4 \text{ V}, 150^{\circ}\text{C (Note 2)}$<br>$V = \pm 4 \text{ V}, 25^{\circ}\text{C (V}_{L1\pm})$<br>$V = +10 \text{ V}, 25^{\circ}\text{C (V}_{L2+})$ |               |               | 4.0<br>0.3 (I <sub>L1±</sub> )<br>0.5 (I <sub>L2+</sub> ) | mA<br>μA<br>μA |
| V <sub>CL</sub>     | Signal Clamp Voltage Positive Polarity on Signal Node (V <sub>CL+</sub> ) Negative Polarity on Signal Node (V <sub>CL-</sub> ) | $T_A$ = 25°C at 10 mA ( $I_{CL+}$ ) at -10 mA ( $I_{CL-}$ )                                                                                                       | +10.5<br>-9.0 | +12.0<br>-7.0 | +15.0<br>-5.0                                             | V              |
| V <sub>ESD</sub>    | ESD Protection – Withstand Voltage:<br>Human Body Model<br>(MIL-STD-883, Method 3015)                                          | T <sub>A</sub> = 25°C<br>(Note 2)                                                                                                                                 | ±8            |               |                                                           | kV             |
| V <sub>CL_ESD</sub> | Clamping Voltage during Transient Events on Signal Node                                                                        | I <sub>PP</sub> = 1 A, t <sub>P</sub> = 8/20 μs<br>Positive Transients<br>Negative Transients<br>(Note 2)                                                         |               | +22<br>-15    |                                                           | V              |
| C <sub>IN</sub>     | Input Capacitance                                                                                                              | At 1 MHz, 30 mV osc.<br>Level, 0 VDC Bias<br>At 1 MHz, 30 mV osc.<br>Level, 3 VDC Bias<br>(Note 2)                                                                |               | 4.7<br>3.0    |                                                           | pF             |

Operating characteristics are over standard operating conditions unless otherwise specified.
 This parameter is guaranteed by design and/or characterization.

# **MECHANICAL DETAILS**

**Table 6. MECHANICAL SPECIFICATIONS** 

| Parameter                                                         | Condition                            | Units      |
|-------------------------------------------------------------------|--------------------------------------|------------|
| Composition                                                       | Silicon Wafer,<br>p+ Doped           |            |
| Die Shape                                                         | Square                               |            |
| Length (Stepping Size)                                            | 240                                  | μm         |
| Width (Stepping Size)                                             | 240                                  | μm         |
| Thickness                                                         | 4                                    | mils       |
| Saw Street Widths (Space<br>between Devices on Wafer)<br>(Note 1) | 70 (X-Direction)<br>70 (Y-Direction) | μm         |
| Top Pad Length                                                    | 125                                  | μm         |
| Top Pad Width                                                     | 125                                  | μ <b>m</b> |
| Top Pad Composition                                               | Al (Aluminum)                        |            |
| Back Metal (Underside)                                            | Bare Silicon                         |            |
| Die (Stepping Size)                                               | 240                                  | μm         |
| Passivation Opening                                               | 70                                   | μ <b>m</b> |
| Active Size                                                       | 160                                  | μ <b>m</b> |
| Active to PA Opening                                              | 5                                    | μ <b>m</b> |

<sup>1.</sup> The saw street is defined as the passivation-free area between devices.



Figure 3. Package Dimensions

### **MECHANICAL DETAILS (Cont'd)**



Figure 4. Wafer Array

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC oncord on to convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC as negarity to regarding the design or manufacture of the part. SCILLC is an Equal Oppor

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative